SNAS668E August 2015 – September 2024 LMK03328
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
lDD | Core Current Consumption, per block | Primary input (differential or single-ended) - active | 10 | mA | ||
Secondary input (differential or single-ended) - active | 10 | |||||
Secondary input (XO) - active | 11 | |||||
PLL doubler - active | 4 | |||||
PLL1 block – active | 110 | |||||
PLL2 block – active | 110 | |||||
Control block | 88 | |||||
IDDO | Output Current Consumption, per block | Output Channel (Mux and Divider only) – active | 50 | mA | ||
AC-LVDS driver (one pair) AC-coupled to 100 Ω differential | 10 | |||||
AC-LVPECL driver (one pair), AC-coupled to 100-Ω differential | 18 | |||||
AC-CML driver (one pair), AC-coupled to 100-Ω differential | 16 | |||||
HCSL driver (one pair) 50 Ω to GND | 25 | |||||
1.8-V LVCMOS driver (two outputs), 100 MHz, 5-pF load(2) | 10 | |||||
3.3-V LVCMOS driver on STATUS0, STATUS1, 100 MHz, 5-pF load(2) | 21 | |||||
IDD-IN | Current consumption, per supply pin | HW_SW_CTRL = 0 V, GPIO[5:4] = float, GPIO[3:2] = 0.9 V Inputs: - PRI input enabled, set to LVDS mode - SEC input enabled, set to crystal mode - Input MUX set to auto select - Reference clock is 25 MHz - R dividers set to 1 PLL1: - M divider = 1 - Doubler enabled - Icp = 6.4 mA - Loop bandwidth = 400 kHz - VCO Frequency = 5.1 GHz - Feedback divider = 102 - Post divider = 8 PLL2: - M divider = 1 - Doubler enabled - Icp = 6.4 mA - Loop bandwidth = 400 kHz - VCO Frequency = 5 GHz - Feedback divider = 100 - Post divider = 8 Outputs: - OUT[0-1] = 312.5-MHz LVPECL - OUT[2-3] = 156.25-MHz LVPECL - OUT[4-5] = 212.5-MHz LVPECL - OUT[6-7] = 106.25-MHz LVPECL - STATUS1: Loss of lock PLL1 - STATUS0: Loss of lock PLL2 Power Supplies: - VDD_IN, VDD_PLLx, VDD_DIG = 3.3 V - VDDO_xx = 3.3 V | 61 | 78 | mA | |
IDD-PLL1 | 144 | 168 | mA | |||
IDD-PLL2 | 110 | 130 | mA | |||
IDD-DIG | 41 | 60 | mA | |||
IDDO_01 | 92 | 108 | mA | |||
IDDO_23 | 92 | 108 | mA | |||
IDDO_4 | 60 | 75 | mA | |||
IDDO_5 | 60 | 75 | mA | |||
IDDO_6 | 60 | 75 | mA | |||
IDDO_7 | 60 | 75 | mA | |||
IDD-PD | Total Device, LMK03328 | Power Down (PDN = 0) | 30 | 50 | mA |