SNAS668E August 2015 – September 2024 LMK03328
PRODUCTION DATA
The device vitals such as input signal quality, smart mux input selection, and PLL1 or PLL2 loss of lock, can be monitored by reading device registers or the STATUS1 and STATUS0 pins. R27 and R28 allow for customization of the vitals mapped out to these two pins. Table 8-7 lists the events that can be mapped to each status pin the can be read in the register space. The polarity of the events mapped to the status pins can be selected by programming R15.
A logic-high interrupt output (INTR) can also be selected on either status pins to indicate interrupt status from any of the device vitals listed in R16. To use this feature, R17.0 must be set to 1, R14[4:2] must be set to 0x7, and R14.0 must be set to 1. The interrupts listed in R16 can be combined in an AND or OR functionality by programming R17.1. If interrupts stemming from particular device vitals are to be ignored, the appropriate bits in R14 must be programmed as needed. The contents of R16 can be read back at any time, irrespective of whether the INTR function is selected in either status pins, so long as R17.0 = 1 and the contents of R16 are self-cleared when the readback is complete. There also exists a real-time interrupt register, R13, which indicates the interrupt status from the device vitals irrespective of the state of R17.0. The contents of R13 can also be read back at any time and are self-cleared after the readback is complete.