SNAS668E August 2015 – September 2024 LMK03328
PRODUCTION DATA
Each PLL has a post divider that supports divide-by 2, 3, 4, 5, 6, 7, and 8 from the VCO frequency, and is distributed to the output section by programming R56[4-2] for PLL1 and R71[4-2] for PLL2.