SNAS699B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
The clocks include both a analog and digital delay for phase adjustment of the clock outputs.
The analog delay allows a nominal 60-ps step size and range from 0 to 1.2 ns of total delay per output. See Analog Delay for further information.
The digital delay allows an output channel to be delayed from 1 to 255 VCO cycles. The delay step can be as small as half the period of the clock distribution path. For example, 1.5-GHz clock distribution path frequency results in 333-ps coarse tuning steps. The coarse (digital) delay value takes effect on the clock outputs after a SYNC event. See Digital Delay for further information.