The following specifications apply after calibration for VA =
VDR = VTC = VE = 1.9 V; I and Q channels
AC-coupled, FSR pin = high; CL = 10 pF; differential AC-coupled sine
wave input clock, fCLK = 1.6 GHz at 0.5 VP-P with 50% duty
cycle; VBG = floating; non-extended control mode; Rext = Rtrim = 3300
Ω ±0.1%; analog signal source impedance = 100-Ω differential; 1:2 demultiplex
non-DES mode; I and Q channels; duty-cycle stabilizer on.(1)(2)
|
PARAMETER |
CONDITIONS |
SUB-GROUPS |
MIN |
TYP(3) |
MAX |
UNIT |
VIN_CLK |
Differential clock input
level(5) |
Sine-wave clock |
[1, 2, 3] |
0.4 |
|
2 |
VP-P |
Square-wave clock |
[1, 2, 3] |
0.4 |
|
2 |
CIN_CLK |
Sampling clock input
capacitance(5)(4) |
Differential |
|
|
0.1 |
|
pF |
Each input to ground |
|
|
1 |
|
RIN_CLK |
Sampling clock input resistance |
|
|
|
100 |
|
Ω |
(1) The analog inputs are protected as shown below. Input voltage magnitudes beyond the
Absolute Maximum Ratings may damage this device.
(2) To ensure accuracy, it is required that VA, VTC, VE and VDR be well bypassed. Each supply pin must be decoupled with separate bypass capacitors.
(3) Typical figures are at TA = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL).
(4) The analog and clock input capacitances are die capacitances only. Additional package capacitances of 0.22-pF differential and 1.06-pF each pin to ground are isolated from the die capacitances by lead and bond wire inductances.
(5) This parameter is specified by design and/or characterization and is not tested in production.