SNAS724A February 2018 – April 2018 LMK05028
PRODUCTION DATA.
The TDCs for the REF-DPLL and TCXO-DPLL operate up 30 MHz. The TDC resolution is fine enough to achieve in-band phase noise of –112 dBc/Hz at 100-Hz offset for a 122.88-MHz output.
When the REF mux selects a reference input clock, the REF-DPLL TDC rate is:
When the REF mux selects the VCO loopback clock, the REF-DPLL TDC rate is:
When the TCXO mux selects the M divider clock, the TCXO-DPLL TDC rate is:
When the TCXO mux selects the VCO loopback clock, the TCXO-DPLL TDC rate is:
where