SNAS806 September 2020 TPL1401
PRODUCTION DATA
A logic 1 on NVM_CRC_ALARM_INTERNAL bit indicates that the internal NVM data is corrupt. During this condition, all registers in the digipot are initialized with factory reset values, and any digipot registers can be written to or read from. To reset the alarm bits to 0, issue a Software Reset command, or cycle power to the digipot. The NVM_PROG bit in the PROTECT register (address D3h) is blocked when the NVM_CRC_ALARM_INTERNAL bit is set. The device reset or power cycle does not reset the CRC error if there is a permanent NVM failure.