SNAU264 July 2021 CDCDB800
The CDCDB800 supports single-ended or differential clocks on CLKin_P (J1) and CLKin_N (J2). To achieve the maximum operating frequency and lowest additive jitter, TI recommends to use a differential input clock with high slew rate (>3 V/ns).
The device provides up to 8 LP-HCSL outputs with pin-selectable output enable (HCSL, or Hi-Z).
All control pins are configured with the control DIP switch, S1. Table 3-1 shows this default setting, and Table 4-1 shows the REFout enable logic.
REFout Enable Mode | S1[1:7] REFout_EN State |
---|---|
Disabled/Hi-Z | OFF |
Enabled | ON |