SNLA246C
October 2015 – April 2024
DP83867CR
,
DP83867CS
,
DP83867E
,
DP83867IR
,
DP83867IS
1
Trademarks
1
Introduction
2
Troubleshooting the Application
2.1
Read and Check Register Values for Basic Health Check
2.2
Schematic and Layout Checklist
2.3
Component Checklist
2.3.1
Magnetics
2.3.2
Crystal / Oscillator
2.4
Peripheral Pin Checks
2.4.1
Power Supplies
2.4.2
RBIAS Voltage and Resistance
2.4.3
Probe the XI Clock
2.4.4
Probe the RESET_N Signal
2.4.5
Probe the Strap Pins During Initialization
2.4.6
Probe the Serial Management Interface Signals (MDC, MDIO)
2.4.7
Probe the MDI Signals
2.5
Link Quality Check
2.6
Built-in Self Test With Various Loopback Modes
2.7
Debugging MAC Interface
2.7.1
RGMII Debug
2.7.2
SGMII Debug
3
Application Specific Debugs
3.1
Improving Link-up Margins for Short Cables
3.2
Improving Link Margins across Different Channels
3.3
Link up in 100Mbps Full Duplex Force Mode
3.4
Unstable Link Up Debug in 1Gbps communication
3.5
DP83867PHY and DP83867PHY Cannot Link Up in 1Gbps
3.6
Compliance Debug
3.7
EMC Debug
3.8
Tools and References
3.8.1
DP83867 Register Access
3.8.2
Extended Register Access
4
Conclusion
5
References
6
Revision History
2.7.2
SGMII Debug
Check register 0x0037 bit[1:0] for link up status of SGMII interface.
Check schematic on SGMII lines make sure there is 0.1uF DC blocking caps.
Probe the lines on all SOP/SON and SIP/SIN signals to make sure the lines have the peak to peak voltage around 800mV.
Take a look on the trace length and impedance on the SGMII lines and make sure it follows the
DP83867 Layout Checklist
.
Write software reset 0x001F to 4000 or restarting SGMII auto-negotiation by register 0x0014 bit[7].