SNLA267A March 2019 – June 2019 DS90UB953-Q1 , DS90UB954-Q1 , DS90UB960-Q1
The 953 clock outline is intended as a reference clock for the image sensor. Note that the CLK_OUT/IDX pin (19) also assigns the I2C device ID on power up. See Section 2.1 for information. After power up, the clock out frequency is defined by Equation 5.
where
For more information for calculating FC, see Section 2.1.1.
The PLL that generates CLK_OUT is a digital PLL that will have very low jitter if the ratio N/M is an integer. However, if N/M is not an integer, then the jitter on the signal will be approximately equal to HS_CLK_DIV/FC. As a result, if it is not possible to have an integer ratio of N/M, it is best to select a small value for HS_CLK_DIV.
If a particular frequency is required, for a system (for example, 37.125 MHz), then using values of M=0x09, N=0xF2, and HS_CLK_DIV=4 will result in an output frequency of 37.19 MHz and a frequency error of 0.175% with jitter of about 1 ns. Alternately, you could use M=0x01, N=0x1E, and HS_CLK_DIV=4 and get an output frequency of 37.037 MHz and a frequency error of 0.24% with much less jitter. A third alternative would be to use the M=0x01, N=0x1E, and HS_CLK_DIV=4, but rather than using a 25-MHz clock frequency for the DS90UB954-Q1 reference, use a frequency of 25.059 MHz for the DS90UB953-Q1 to get both a low jitter and low frequency error.