SNLA308A April 2019 – October 2020 DS90UB941AS-Q1 , DS90UH941AS-Q1
The DS90Ux941AS-Q1 includes a dedicated remote interrupt pin (REM_INTB). This pin provides a pass-through of the INTB signal from an attached FPD-Link III deserializer (for example, the DS90Ux948-Q1). During a valid link connection, the value of the deseralizer INTB_IN is reflected to the DS90Ux941-Q1 REM_INTB pin. In Dual FPD3 mode, the REM_INTB pin indicates the INTB_IN from the attached dual-capable deserializer.
If multiple deserializers are connected, the REM_INTB typically indicates a combined interrupt from INTB_IN pins of multiple deserializers. The combined interrupt is asserted if either connection reports a remote interrupt. If desired, the Remote Interrupt Control (REM_INTB_CTRL, address 0x30) allows independent remote interrupts from both deserializers. Figure 10-2 shows a typical diagram for the receiver interrupt propagation for independent remote interruption.
Selection 0001 of REM_INTB_MODE field brings a port 0 remote interrupt to the REM_INTB pin, and a port 1 remote interrupt to the INTB pin. For the INTB pin, the remote interrupt is combined with the HDCP interrupt register sources, but HDCP interrupts are only active if they are enabled through the HDCP_ICR register.
Note that in splitter mode, the latching behavior and logic states differ on port 0 and port 1
Port 0 (REM_INTB):
Port 1 (INTB):
The sequence for handling the receiver interrupts in splitter mode is as follows:
Port 0:
Port 1:
If the above interrupt logic can not be used by the system, then alternatively standard GPIO mode may be used to signal interrupts from peripheral devices (ex. Touch controllers) attached to each remote deserializer in splitter mode. With standard GPIO signaling, neither signal will latch and the logic level of the remote GPIO signal will match the logic level of the local GPIO signal (no inversion). GPIO configuration is described in section 3.4