SNLA426 june 2023 DS320PR1601 , DS320PR410
A primary concern when designing a system is accommodating and isolating high-speed signals. As high-speed signals are most likely to impact or be impacted by other signals, the signals must be laid out early (preferably first) in the PCB design process to make sure that the outlined routing rules can be followed.
Table 6-1 outlines the high-speed interface signals requiring the most attention when laying out a PCB that incorporates a Texas Instruments PCIe device
Signal Name | Description |
---|---|
PCIE_RXP | PCIe differential data pair, RX, positive |
PCIE_RXN | PCIe differential data pair, RX, negative |
PCIE_TXP | PCIe differential data pair, TX, positive |
PCIE_TXN | PCIe differential data pair, TX, negative |
REFCLKP/N | 100MHz-Reference CLK |