SNLS417C MARCH 2013 – July 2016 DS90UB928Q-Q1
PRODUCTION DATA.
When VDDIO and VDD33 are powered separately, the VDDIO supply (1.8V or 3.3V) should ramp 100us before the other supply, VDD33. If VDDIO is tied with VDD33, both supplies may ramp at the same time. The VDDs (VDD33 and VDDIO) supply ramp should be faster than 1.5 ms with a monotonic rise. If the PDB pin is not controlled by a microcontroller, a large capacitor on the pin is needed to ensure PDB arrives after all the VDDs have settled to the recommended operating voltage. When PDB pin is pulled to VDDIO = 3.0V to 3.6V or VDD33, it is recommended to use a 10 kΩ pull-up and a >10 uF cap to GND to delay the PDB input signal.
A minimum low pulse of 2ms is required when toggling the PDB pin to perform a hard reset.
All inputs must not be driven until VDD33 and VDDIO has reached its steady state value.
Symbol | Description | Test Conditions | Min | Typ | Max | Units |
---|---|---|---|---|---|---|
VDDIO | VDDIO voltage range | 3.0 | 3.6 | V | ||
1.71 | 1.89 | V | ||||
VDD33 | VDD33 voltage range | 3.0 | 3.6 | V | ||
VPDB_LOW | PDB LOW threshold Note: VPDB must not exceed limit for respective I/O voltage before 90% voltage of VDD33 |
VDDIO = 3.3V ± 10% | 0.8 | V | ||
VPDB_HIGH | PDB HIGH threshold | VDDIO = 3.3V ± 10% | 2.0 | V | ||
t0 | VDDIO rise time | These time constants are specified for rise time of power supply voltage ramp (10% - 90%) | 0.05 | 1.5 | ms | |
t3 | VDD33 rise time | These time constants are specified for rise time of power supply voltage ramp (10% - 90%) | 0.05 | 1.5 | ms | |
t1 | VDD33 delay time | VIL of rising edge (VDDIO ) to VIL of rising edge (VDD33) The power supplies may be ramped simultaneously. If sequenced, VDDIO must be first. |
0 | ms | ||
t4 | Startup time | The part is powered up after the startup time has elapsed from the moment PDB goes HIGH. Local I2C is available to read/write DS90Ux928Q-Q1 registers after this time. | 1 | ms |