SNLS500A July 2016 – January 2024 DS90UB964-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | PIN OR FREQUENCY | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|---|
1.8 V LVCMOS I/O (VDDIO = 1.8 V ± 5%) |
||||||||
VIH | High Level Input Voltage | GPIO[7:0], PDB, REFCLK | 0.65 × VDDIO |
VDDIO | V | |||
VIL | Low Level Input Voltage | GND | 0.35 × VDDIO |
V | ||||
IIH | Input High Current | VIN = 0 V or VDDIO | Internal Pulldown Enabled | GPIO[7:0](1), PDB | –20 | 150 | μA | |
IIH | Input High Current | VIN = 0 V or VDDIO | Internal Pulldown Disabled | GPIO[7:0](1) | –20 | 20 | μA | |
IIL | Input Low Current | VIN = 0 V or VDDIO | GPIO[7:0](1), PDB | –20 |
20 | μA | ||
VOH | High Level Output Voltage | IOH = –2 mA | GPIO[7:0] | VDDIO – 0.45 | VDDIO | V | ||
VOL | Low Level Output Voltage | IOL = 2 mA | GPIO[7:0], INTB | GND | 0.45 | V | ||
IOS | Output Short Circuit Current | VOUT = 0 V | GPIO[7:0] | –35 | mA | |||
IOZ | TRI-STATE Output Current | VOUT = 0 V or VDDIO, PDB = LOW | GPIO[7:0] | –20 | 20 | μA | ||
3.3 V LVCMOS I/O (VDDIO = 3.3 V ± 10%) |
||||||||
VIH | High Level Input Voltage | GPIO[7:0] | 2 | VDDIO | V | |||
VIH | REFCLK, PDB | 1.17 | VDDIO | |||||
VIL | Low Level Input Voltage | GPIO[7:0] | GND | 0.8 | V | |||
VIL | REFCLK, PDB | GND | 0.63 | |||||
IIH | Input High Current | VIN = 0 V or VDDIO | Internal Pulldown Enabled | GPIO[7:0](1), PDB | –20 | 200 | μA | |
IIH | Input High current | VIN = 0 V or VDDIO | Internal Pulldown Disabled | GPIO[7:0](1) | –20 | 20 | μA | |
IIL | Input Low current | VIN = 0 V or VDDIO | GPIO[7:0](1), PDB | –20 | 20 | μA | ||
VOH | High Level Output Voltage | IOH = –4 mA | GPIO[7:0] | 2.4 | VDDIO | V | ||
VOL | Low Level Output Voltage | IOL = 4 mA | GPIO[7:0], INTB | GND | 0.4 | V | ||
IOS | Output Short Circuit Current | VOUT = 0 V | GPIO[7:0] | –50 | mA | |||
IOZ | TRI-STATE Output Current | VOUT = 0 V or VDDIO, PDB = LOW | GPIO[7:0] | –20 | 20 | μA | ||
I2C SERIAL CONTROL BUS (VDDIO = 1.8 V ± 5% OR 3.3 V ± 10%) |
||||||||
VIH | Input High Level | I2C_SDA, I2C_SCL I2C_SDA2, I2C_SCL2 |
0.7 × VDDIO | VDDIO | V | |||
VIL | Input Low Level | GND | 0.3 × VDDIO | V | ||||
VHY | Input Hysteresis | >50 | mV | |||||
VOL | Output Low Level | IOL = 4 mA | Standard-mode Fast-mode |
0 | 0.4 | V | ||
IOL = 15 mA | Fast-mode Plus | 0 | 0.4 | V | ||||
IIN | Input Current | VIN = 0 V or VDDIO | –10 | 10 | µA | |||
FPD-LINK III RECEIVER INPUT |
||||||||
VIN | Single-ended Input Voltage | (Figure 5-2) | RIN0±, RIN1±, RIN2±, RIN3± |
60 | mV | |||
VID | Differential Input Voltage | (Figure 5-2) | RIN0±, RIN1±, RIN2±, RIN3± |
115 | mV | |||
VCM | Common Mode Voltage | 1.0 | V | |||||
IIZ | Power-down input current | PDB = LOW | –10 | –10 | μA | |||
RT | Internal Termination Resistance | Single-ended RIN+ or RIN- | 40 | 50 | 60 | Ω | ||
Differential across RIN+ and RIN- | 80 | 100 | 120 | Ω | ||||
FPD-LINK III BI-DIRECTIONAL CONTROL CHANNEL |
||||||||
VOUT-BC | Back Channel Single-Ended Output Voltage | RL = 50 Ω Coaxial configuration Forward channel disabled |
RIN0+, RIN1+ RIN2+, RIN3+ |
+190 | +220 | +260 | mV | |
RIN0-, RIN1- RIN2-, RIN3- |
–190 | –220 | –260 | |||||
VOD-BC | Back Channel Differential Output Voltage (RIN+) - (RIN-) | RL = 100 Ω STP configuration Forward channel disabled |
RIN0±, RIN1±, RIN2±, RIN3± |
380 | 440 | 520 | mV | |
HSTX DRIVER |
||||||||
VCMTX | HS transmit static common-mode voltage | CSI0_D[3:0]P/N, CSI0_CLKP/N, CSI1_D[3:0]P/N, CSI1_CLKP/N |
150 | 200 | 250 | mV | ||
|ΔVCMTX(1,0)| | VCMTX mismatch when output is 1 or 0 | 5 | mVP-P | |||||
|VOD| | HS transmit differential voltage | 140 | 200 | 270 | mV | |||
|ΔVOD| | VOD mismatch when output is 1 or 0 | 14 | mV | |||||
VOHHS | HS output high voltage | 360 | mV | |||||
ZOS | Single-ended output impedance | 40 | 50 | 62.5 | Ω | |||
ΔZOS | Mismatch in single-ended output impedance | 10 | % | |||||
LPTX DRIVER |
||||||||
VOH | High Level Output Voltage | IOH = –4 mA | CSI0_D[3:0]P/N, CSI0_CLKP/N, CSI1_D[3:0]P/N, CSI1_CLKP/N |
1.1 | 1.2 | 1.3 | V | |
VOL | Low Level Output Voltage | IOL = 4 mA | –50 | 50 | mV | |||
ZOLP | Output impedance | 110 | Ω | |||||
POWER CONSUMPTION | ||||||||
PT | Total Power Consumption in Operation Mode | CSI-2 data rate = 1.6Gbps 4 × FPD-Link III RX inputs CSI-2 TX = 2 × (4 data lanes + 1 CLK lane) <Non-Replicate> Default registers |
1100 | mW | ||||
SUPPLY CURRENT |
||||||||
IDDT1 | DPHY TX Supply Current (includes load current) | CSI-2 data rate = 800 Mbps 4 × FPD-Link III RX inputs CSI-2 TX = 1 data lanes + 1 CLK lane <Non-Replicate> Default registers |
VDD11 | 90 | 275 | mA | ||
VDD18 | 177 | 240 | ||||||
VDDIO | 10 | 50 | ||||||
CSI-2 data rate = 1.6Gbps 4 × FPD-Link III RX inputs CSI-2 TX = 1 data lanes + 1 CLK lane <Non-Replicate> Default registers |
VDD11 | 100 | 280 | mA | ||||
VDD18 | 177 | 240 | ||||||
VDDIO | 10 | 50 | ||||||
IDDT2 | DPHY TX Supply Current (includes load current) | CSI-2 data rate = 800 Mbps 4 × FPD-Link III RX inputs CSI-2 TX = 2 × (4 data lanes + 1 CLK lane) <Replicate Mode> Default registers |
VDD11 | 105 | 285 | mA | ||
VDD18 | 180 | 240 | ||||||
VDDIO | 10 | 50 | ||||||
CSI-2 data rate = 1.6Gbps 4 × FPD-Link III RX inputs CSI-2 TX = 2 × (4 data lanes + 1 CLK lane) <Replicate Mode> Default registers |
VDD11 | 120 | 380 | mA | ||||
VDD18 | 180 | 240 | ||||||
VDDIO | 10 | 50 | ||||||
IDDZ | Standby Current | PDB = LOW | VDD11 | 100 | mA | |||
VDD18 | 1 | |||||||
VDDIO | 3 |