SNLS696C April 2021 – July 2024 TSER953
PRODUCTION DATA
The TSER953 can operate in one of four different modes. The user can apply the bias voltage to the MODE pin during power up to operate in default mode. To set this voltage, a potential divider between VDDPLL and GND is used to apply the appropriate bias. This potential divider should be referenced to the potential on the VDDD pin. After power up, the MODE can be read or changed through register access.
MODE SELECT | VTARGET VOLTAGE RANGE | VTARGET STRAP VOLTAGE | SUGGESTED STRAP RESISTORS (1% TOL) | DESCRIPTION | ||||
---|---|---|---|---|---|---|---|---|
MODE | NAME | RATIO MIN | RATIO TYP | RATIO MAX | V(VDD) = 1.8 V | RHIGH (kΩ ) | RLOW (kΩ ) | |
0 | Synchronous | 0 | 0 | 0.133 x V(VDD) | 0 | OPEN | 10 | CSI-2 Synchronous mode – V3Link Clock reference derived from the deserializer. |
2 | Non-Synchronous External Clock | 0.288 x V(VDD) | 0.325 x V(VDD) | 0.367 x V(VDD) | 0.586 | 75 | 35.7 | CSI-2 Non-synchronous clock – V3Link Clock reference derived from external clock reference input on CLKIN pin. |
3 | Non-Synchronous Internal Clock | 0.412 x V(VDD) | 0.443 x V(VDD) | 0.474 x V(VDD) | 0.792 | 71.5 | 56.2 | CSI-2 Non-synchronous – V3Link Clock reference derived from internal AON clock. |
5(1) |
DVP Mode |
0.642 x V(VDD) |
0.673 x V(VDD) | 0.704 x V(VDD) |
1.202 |
39.2 |
78.7 |
DVP with External clock. |