SNOAA82 November 2021 TLV3601 , TLV3601-Q1 , TLV3603 , TLV3603-Q1
System Supply | Input Type |
Output
Pulse Width 50% to 50% to Drive LED |
FET Switch Type |
---|---|---|---|
5 V |
LVDS |
3 ns ±10% |
Low-Side |
For this application, it is crucial to produce as narrow of a pulse as possible when driving a laser diode. For this design, the output of the GaN FET produces a 3-ns wide pulse that can be used to control a low-resistance, 1-Ω load. It is common to use low-voltage differential signal (LVDS) on a long cable or long trace to reduce EMI. The inputs to the GaN FET driver interface circuit must also accept LVDS inputs. To provide speed and accept LVDS input signals, the TLV3601 high-speed comparator is used. The TLV3601 is used to convert an LVDS signal to a single-ended output to drive the input of a GaN FET driver. The EPC2019 GaN FET and the LMG1020 GaN FET driver are also used. The design requirements are reflected in the Design Goals table.
The TLV3604 non-inverting input is driven by a 100-mV, 3-ns pulse with a 2.5-V DC offset (VPULSE).
The LVDS outputs of the TLV3604 (LVDS_H and LVDS_L) are used to drive the inputs of the TLV3601. Since the outputs of the TLV3604 are terminated with a 100-Ω load, the voltage across this load can differentially drive the input of the TLV3601.
The LMG1020 enable pin (INM in the TINA simulation model) is active low and thus can be left grounded to keep the LMG1020 enabled. The series resistances on the outputs follow the LMG1020 5-V, 7-A, 5-A Low-Side GaN and MOSFET Driver For 1-ns Pulse Width Applications data sheet recommended minimum value of 2 Ω in the Typical Applications section. The shorted outputs then drive the gate of the EPC2019 GaN FET (V_GATE). The LMG1020 input is driven by the output of the TLV3601 (TLV3601_OUT).
The GaN FET controls the 10-V supply current through the 1-Ω load. As a safety feature, a Schottky diode was placed in parallel with the load to ensure that the voltage across the load does not exceed 20 V.
Using the “VPULSE” pulse waveform generator feeding into the TLV3604, the voltage below the 1-Ω load resistance is monitored as OUT_BAR. When the gate of the GaN FET is sufficiently driven, the voltage evident at the drain is approximately 0 V. The following image shows the initial simulation results.
As depicted by Initial Simulation Results, the pulse width is approximately 0.6 ns wider than the design requirement at 3.92 ns. This is partly due to the series resistances on the gate of the EPC2019 that are used to avoid voltage overstress due to inductive ringing. To improve the turn-off time of the GaN FET Driver and GaN FET, the OUTL output of the LMG1020 is shorted to the gate of the EPC2019 as recommended in the Typical Applications section of the LMG1020 5-V, 7-A, 5-A Low-Side GaN and MOSFET Driver For 1-ns Pulse Width Applications data sheet.
Next, the circuit is simulated again to see if the pulse width has been reduced to meet the design requirements.
As illustrated by the simulation results in Simulation Results after Removing Resistor, the width of OUT_BAR is slightly out of the design requirement with a pulse width of 3.37 ns. To further improve the pulse width, a narrower LVDS pulse is sent to the TLV3601. To do this, the pulse width of the generator driving the non-inverting input of the TLV3604, VPULSE is reduced. The generator pulse width is adjusted to 2.5 ns to ensure the pulse width is within the design requirement. Design Compliant Simulation illustrates a simulated pulse width of 2.70 ns that complies with the design requirement.