SNOSDC1A June 2024 – October 2024 LMH1229 , LMH1239
PRODUCTION DATA
The SMBus interface can also be used to control the device. If MODE_SEL = Low (1 kΩ to VSS), PICO_SDA and SCK_SCL pins are configured as SDA and SCL. CS_N_ADDR0 and POCI_ADDR1 pins are address straps ADDR0 and ADDR1 during power up. The maximum operating speed supported on the SMBus pins is 400kHz.
ADDR0 (LEVEL) | ADDR1 (LEVEL) | 7-BIT TARGET ADDRESS [HEX] | 8-BIT WRITE COMMAND [HEX] |
---|---|---|---|
L | L | 3D | 7A |
L | R | 3E | 7C |
L | F | 3F | 7E |
L | H | 40 | 80 |
R | L | 41 | 82 |
R | R | 42 | 84 |
R | F | 43 | 86 |
R | H | 44 | 88 |
F | L | 45 | 8A |
F | R | 46 | 8C |
F | F | 47 | 8E |
F | H | 48 | 90 |
H | L | 49 | 92 |
H | R | 4A | 94 |
H | F | 4B | 96 |
H | H | 4C | 98 |