SNVU753A November 2019 – May 2021 TPS542A52
An external signal (recommended 0-V to 3.3-V) can be used as an external clock synchronization source. To use this feature, the TPS542A52 must be enabled, either by pulling the EN pin high or leaving it floating as described in Section 3.1.2. A jumper should be placed between J3-2 and J3-3, and the external clock signal should be applied to the SYNC_CLK (TP12) test point, referenced to AGND. The external clock synchronization signal applied to the SYNC pin must also be within -10% to +10% of the configured switching frequency.