SNVU843A April 2023 – November 2023
Figure 2-8 shows the EVM board top view and circuit layout partitions. The EVM has the following ports:
Table 2-1 through Table 2-4 list the functions of the EVM jumpers and headers. The EVM jumpers and headers offer flexible configurability and programmability of the EVM for various use cases including but not limited to the following:
HEADER | SIGNAL | PINS | FUNCTION DESCRIPTION | DEFAULT |
---|---|---|---|---|
J1 | UVLO | --(1) |
External UVLO command through J17 | |
(1,2)(2) | 48VDC-Port UVLO Control | Y | ||
(2,3)(3) | 12VDC-Port UVLO Control | |||
J6 | OPT | -- | External interleaving control through J17 | |
(1,2) | CH-2 240 degree delay from CH-1 | |||
(2,3) | CH-2 180 degree delay from CH-1 | Y | ||
J13 | SYNC | -- | Secondary EVM not sync to main EVM | Y |
(1,2) | Secondary EVM sync to main EVM | |||
(2,3) | Secondary EVM sync to external clock | |||
J26 | OTEMP | -- | Onboard Over temperature protection inactive | Y |
(1,2) | Over temperature protection in hiccup mode | |||
(2,3) | Over temperature protection in latched shutdown | |||
J28 | DIR | -- | External DIR control through J17 | |
(1,2) | Onboard DIR command for buck operation | Y | ||
(2,3) | Onboard DIR command for boost operation | |||
J29 | EN1 | -- | External CH-1 enable control through J17 | |
(1,2) | Onboard CH-1 enable | Y | ||
(2,3) | Onboard CH-1 inactive | |||
J30 | EN2 | -- | External CH-2 enable control through J17, overridden by J24. | Y |
(1,2) | Onboard CH-2 enable | |||
(2,3) | Onboard CH-2 inactive | |||
J34 | CFG | -- | I2C address set to 0x0 is not selected | |
(1,2) |
I2C address set to 0x0, and select inductor current monitor | Y | ||
(2,3) |
I2C address set to 0x0, and select output current monitor | |||
J35 | CFG | -- | I2C address set to 0x1 is not selected | Y |
(1,2) |
I2C address set to 0x1, and select inductor current monitor |
|||
(2,3) |
I2C address set to 0x1, and select output current monitor |
|||
J36 | ISET | -- | External ISET control through J17 | |
(1,2) |
Onboard voltage loop |
Y | ||
(2,3) |
External digital voltage loop |
HEADER | SIGNAL | PINS | FUNCTION DESCRIPTION | DEFAULT |
---|---|---|---|---|
J2 | IMON1 | C(1) | IMON1 filter connected | Y |
O(2) | IMON1 filter disconnected | |||
J3 | nSD | C | Shutdown | |
O | External shutdown via J17 | Y | ||
J4 | SS/DEM1 | C | CH-1 set to DEM | Y |
O | CH-1 set to FPWM | |||
J5 | SS/DEM2 | C | CH-2 set to DEM | Y |
O | CH-2 set to FPWM | |||
J7 | IMON2 | C | IMON2 filter connected | Y |
O | IMON2 filter disconnected | |||
J12 | Dithering | C | dithering control allowed | |
O | dithering control not allowed | Y | ||
J14 | SQIN | C | Not allowed | |
O | square wave input for dithering control | Y | ||
J15 | SS/DEM1 & SS/DEM2 | C | SS/DEM1 & SS/DEM2 are connected | Y |
O | SS/DEM1 & SS/DEM2 are independent | |||
J16 | Main & Secondary EVM IMON1 | C | Main EVM & Secondary EVM IMON1 signal merged | |
O | Main EVM & Secondary EVM IMON1 signal not merged | Y | ||
J19 | Main & Secondary EVM 10 V VCC | C | Main EVM & Secondary EVM 10 V VCC connected | |
O | Main EVM & Secondary EVM 10 V VCC not connected | Y | ||
J20 | Main & Secondary EVM SD_CMD | C | Main EVM & Secondary EVM SD_CMD connected for simultaneous shutdown | |
O | Main EVM & Secondary EVM SD_CMD not connected for independent shutdown | Y | ||
J21 | IMON1 & IMON2 | C | Combined channel current monitors | |
O | Independent dual-channel current monitor | Y | ||
J22 | Main & Secondary EVM UVLO | C | Main EVM & Secondary EVM UVLO connected | |
O | Main EVM & Secondary EVM UVLO not connected | Y | ||
J23 | Main & Secondary EVM EN1 | C | Main EVM & Secondary EVM EN1 connected | |
O | Main EVM & Secondary EVM EN1 not connected | Y | ||
J24 | EN1 & EN2 | C | Combined channel enable | Y |
O | Independent dual-channel enable | |||
J25 | USB2ANY pullup for SCL | C | Pullup by USB2ANY board | |
O |
Pullup by external signal source through J17 | Y | ||
J32 | OPT/ EN2_secondary | C | 3- and 4-phase auto transition | |
O | 3- and 4-phases auto transition inactive | Y | ||
J33 | PWM input for ISET | C | Not allowed | |
O | External PWM input for ISET | Y | ||
J37 |
VSET input | C | Not allowed | |
O | Output voltage tracking input | Y | ||
J38 |
Onboard bias supply output connection | C |
VCC supplied by onboard VCC. | Y |
O |
Onboard bias supply output disconnected from VCC. | |||
J39 | External VCC supply input | C | Not allowed | |
O | External 10-12V input port for VCC | Y | ||
J40 |
Onboard bias supply enable | C | Onboard bias supply enabled | Y |
O | Onboard bias supply inactive | |||
J41 | Onboard bias supply input connection | C |
Sepic input is energized by 48V-port |
Y |
O |
Sepic input is disconnected and not energized |
|||
J42 | CC Control | C |
CC control allowed |
|
O | CC control inactive | Y | ||
J43 | CC Control Input | C | Not allowed | |
O | CC control input port | Y | ||
J44 | USB2ANY pullup for SDA | C | Pullup by USB2ANY board | |
O | Pullup by external signal source through J17 | Y |
PIN | SIGNAL | I/O | DESCRIPTION |
---|---|---|---|
1 | V48SN | O(2) | 48V-port voltage sense during operation |
3 | V12SN | O | 12V-port voltage sense during operation |
5 | UVLO | I(3) | Main EVM enable (connect to the UVLO pin of the IC) |
7 | EN1 | I | CH-1 control (connect to the EN1 pin of the IC) |
9 | DIR | I | Direction command |
11 | ISETA | I | Analog command for ISET |
13 | ISETD | I | Digital PWM command for ISET |
15 | SYNCIN | I | Input of the external clock to be synchronized to |
17 | SYNCOUT | O | Clock output signal |
19 | OPT | I | Interleave angle setting |
21 | EN2 | I | CH-2 control (connect to the EN2 pin of the IC) |
23 | DEM | O | FPWM/DEM selection |
25 | +5V | O | Onboard 5 V bias supply |
27 | IMON1 | O | CH-1 monitor |
29 | IMON2 | O | CH-2 current monitor |
31 | IMON1_S | O | Secondary EVM CH-1 monitor in 3 or 4 phases |
33 | IMON2_S | O | Secondary EVM CH-2 current monitor in 3 or 4 phases |
35 | AGND | I/O | Reference GND for control signals |
37 | PGND | O | Power ground of the DC-DC converter |
39 | SDA | I | SDA of I2C |
41 | SCL | I | SCL of I2C |
43 | +10 V | I/O | +10V bias supply |
45 | nSD | I/O | External shut down command input pin |
47 | ENABLE_S | I | Secondary EVM enable (connect to the UVLO pin of the secondary IC) |
49 | CH1_S | I | Secondary EVM CH-1 control (connect to the EN1 pin of the secondary IC) |
51 | CH2_S | I | Secondary EVM CH-2 control (connect to the EN2 pin of the secondary IC) |
53 | SYNCIN_S | I | Input of the external clock for the secondary EVM to be synchronized to |
55 | SYNCOUT_S | O | Secondary EVM clock output signal |
57 | nSD_S | I/O | Secondary EVM external shut down command input pin |
59 | KEY | — | No Connect |
All even number pins | AGND | I/O | All signals’ return |
PIN | SIGNAL | I/O | DESCRIPTION |
---|---|---|---|
1 | V48_X | — | No Connect |
3 | V12_X | — | No Connect |
5 | ENABLE_S | I(2) | Secondary EVM enable (connect to the UVLO pin of the secondary IC) |
7 | CH1_S | I | Secondary EVM CH-1 control (connect to the EN1 pin of the IC) |
9 | DIR | I | Direction command |
11 | ISETA | I | Analog command for ISET |
13 | ISETD | I | Digital PWM command for ISET |
15 | SYNCIN_S | I | The external clock input for the secondary |
17 | SYNCOUT_S | O(3) | Secondary EVM clock output signal |
19 | OPT | I | Interleave angle setting |
21 | CH2_S | I | Secondary EVM CH-2 control (connect to the EN1 pin of the IC) |
23 | DEM_S | I | FPWM/DEM selection |
25 | +5 V | I | Onboard 5 V bias supply |
27 | IMON1_S | O | Secondary EVM CH-1 monitor in 3 or 4 phases |
29 | IMON2_S | O | Secondary EVM CH-2 current monitor in 3 or 4 phases |
31 | IMON1_X | — | Not used |
33 | IMON2_X | — | Not used |
35 | AGND | I/O | Reference GND for control signals |
37 | PGND | O | Power ground of the DC-DC converter |
39 | SDA | I | SDA of I2C |
41 | SCL | — | SCL of I2C |
43 | +10 V | I | Onboard +10-V bias supply |
45 | nSD_S | I/O | Secondary EVM external shut down command input pin |
47 | UVLO_X | — | No Connect |
49 | CH1_X | — | No Connect |
51 | CH2_X | — | No Connect |
53 | SYNCIN_X | — | No Connect |
55 | SYNCOUT_X | — | No Connect |
57 | SD_X | — | No Connect |
59 | KEY | — | No Connect |
All even number pins | AGND | I/O | All signals’ return |