SNVU881 January 2024 LP8733
This section lists all of the device settings that are downloaded from OTP memory.
Table 2-1 lists the device settings for I2C and OTP revision ID values.
Description | Bit Name | LP87334F | |
---|---|---|---|
I2C address | 61h | ||
DEVICE_ID | Device specific ID code | DEVICE_ID | 02h |
OTP_ID | Identification code for OTP version | OTP_ID | 4Fh |
Table 2-2 lists the device settings for BUCK0 and BUCK1. The maximum allowed slew-rate for BUCKx depends on the output capacitance. Refer to the for output capacitance boundary conditions.
Description | Bit Name | LP87334F | |
---|---|---|---|
Buck phase configuration (2 single phase Bucks or combined 2 phase, denoted as 1+1 or 2-phase) | 2-ph | ||
Switching frequency | 2 MHz | ||
Spread spectrum | EN_SPREAD_SPEC | Disabled | |
BUCK0 | Output voltage | BUCK0_VSET | 0.850 V |
Enable, EN-pin or I2C register | BUCK0_EN_PIN_CTRL | EN-pin | |
Control for BUCK0 | BUCK0_EN | High | |
Force PWM mode or auto mode | BUCK0_FPWM | Force PWM | |
Force Multiphase | BUCK0_FPWM_MP | Yes | |
Peak current limit | BUCK0_ILIM | 4 A | |
Maximum load current limit | NA | 3 A | |
Slew rate | BUCK0_SLEW_RATE | 10 mV/us | |
Startup delay | BUCK0_STARTUP_DELAY | 1 ms | |
Shutdown delay | BUCK0_SHUTDOWN_DELAY | 14 ms | |
BUCK1 | Output voltage | BUCK1_VSET | 0.850 V |
Enable, EN-pin or I2C register | BUCK1_EN_PIN_CTRL | EN-pin | |
Control for BUCK1 | BUCK1_EN | High | |
Force PWM mode or auto mode | BUCK1_FPWM | Force PWM | |
Peak current limit | BUCK1_ILIM | 4 A | |
Maximum load current limit | NA | 3 A | |
Slew rate | BUCK1_SLEW_RATE | 10 mV/us | |
Startup delay | BUCK1_STARTUP_DELAY | 1 ms | |
Shutdown delay | BUCK1_SHUTDOWN_DELAY | 14 ms |
Table 2-3 lists the device settings for LDO0 and LDO1.
Description | Bit Name | LP87334F | |
---|---|---|---|
LDO0 | Output voltage | LDO0_VSET | 2.500 V |
Enable, EN-pin or I2C register | LDO0_EN_PIN_CTRL | EN-pin | |
Control for LDO0 | LDO0_EN | High | |
Startup delay | LDO0_STARTUP_DELAY | 7 ms | |
Shutdown delay | LDO0_SHUTDOWN_DELAY | 9 ms | |
LDO1 | Output voltage | LDO1_VSET | 2.500 V |
Enable, EN-pin or I2C register | LDO1_EN_PIN_CTRL | EN-pin | |
Control for LDO1 | LDO1_EN | High | |
Startup delay | LDO1_STARTUP_DELAY | 7 ms | |
Shutdown delay | LDO1_SHUTDOWN_DELAY | 9 ms |
Table 2-4 lists the device settings for GPIOs.
Description | Bit Name | LP87334F | |
---|---|---|---|
EN pin | EN pin pulldown resistor enable or disable | EN_PD | Enabled |
CLKIN pin | CLKIN or GPO2 mode selection | CLKIN_PIN_SEL | GPO2 |
CLKIN pin pulldown resistor enable or disable (applicable for both CLKIN and GPO2 modes.) | CLKIN_PD | Enabled | |
Frequency of external clock when connected to CLKIN | EXT_CLK_FREQ | 2 MHz | |
Enable for the internal PLL. When PLL disabled, internal RC OSC is used | EN_PLL | Not Used | |
GPO | GPO output type (push-pull or open drain) | GPO_OD | Open-Drain |
Enable, EN-pin or I2C register | GPO_EN_PIN_CTRL | EN-pin | |
Control for GPO | GPO_EN | High | |
Startup delay | GPO_ STARTUP_ DELAY | 15 ms | |
Shutdown delay | GPO_ SHUTDOWN_ DELAY | 3 ms | |
GPO2 | GPO2 output type (push-pull or open drain) | GPO2_OD | Open-Drain |
Enable, EN-pin or I2C register | GPO2_EN_PIN_CTRL | EN-pin | |
Control for GPO2 | GPO2_EN | High | |
Startup delay | GPO2_ STARTUP_ DELAY | 7 ms | |
Shutdown delay | GPO2_ SHUTDOWN_ DELAY | 9 ms |
Table 2-5 lists the device PGOOD settings.
Description | Bit Name | LP87334F | |
---|---|---|---|
Signals monitored by PGOOD | BUCK0 output voltage | EN_PGOOD_BUCK0 | Yes |
BUCK1 output voltage | EN_PGOOD_BUCK1 | Yes | |
LDO0 output voltage | EN_PGOOD_LDO0 | Yes | |
LDO1 output voltage | EN_PGOOD_LDO1 | Yes | |
Thermal warning | EN_PGOOD_TWARN | Yes | |
PGOOD mode selections | PGOOD thresholds for BUCK0, BUCK1 (Undervoltage and Window (undervoltage and overvoltage)) | PGOOD_WINDOW_BUCK | Window |
PGOOD thresholds for LDO0, LDO1 (Undervoltage and Window (undervoltage and overvoltage)) | PGOOD_WINDOW_LDO | Window | |
PGOOD operating mode (detecting UNUSUAL situations or detecting UNVALID situations) | PGOOD_MODE | Detecting UNVALID situations | |
PGOOD signal mode (status or latched until fault source read) | PG_FAULT_GATES_PGOOD | Status | |
PGOOD output mode (push-pull or open drain) | PGOOD_OD | Open-Drain | |
PGOOD polarity (active high or active low) | PGOOD_POL | Active High |
Table 2-6 lists the device protection settings.
Description | Bit Name | LP87334F | |
---|---|---|---|
Protections | Thermal warning level (125°C or 137°C) | TDIE_WARN_LEVEL | 137°C |
Input overvoltage protection | NA | Enabled |
Table 2-7 lists the device settings for interrupts. When an interrupt from an event is unmasked, an interrupt is generated on the nINT pin.
Interrupt event | Bit Name | LP87334F | |
---|---|---|---|
General | PGOOD pin changing active to inactive | PGOOD_INT_MASK | Unmasked |
Sync clock appears or disappears | SYNC_CLK_MASK | Masked | |
Thermal warning | TDIE_WARN_MASK | Unmasked | |
Load measurement ready | I_MEAS_MASK | Unmasked | |
Register reset | RESET_REG_MASK | Unmasked | |
BUCK0 | Buck0 PGood active | BUCK0_PGR_MASK | Unmasked |
Buck0 PGood inactive | BUCK0_PGF_MASK | Unmasked | |
Buck0 current limit | BUCK0_ILIM_MASK | Unmasked | |
BUCK1 | Buck1 PGood active | BUCK1_PGR_MASK | Unmasked |
Buck1 PGood inactive | BUCK1_PGF_MASK | Unmasked | |
Buck1 current limit | BUCK1_ILIM_MASK | Unmasked | |
LDO0 | LDO0 PGood active | LDO0_PGR_MASK | Unmasked |
LDO0 PGood inactive | LDO0_PGF_MASK | Unmasked | |
LDO0 current limit | LDO0_ILIM_MASK | Unmasked | |
LDO1 | LDO1 PGood active | LDO1_PGR_MASK | Unmasked |
LDO1 PGood inactive | LDO1_PGF_MASK | Unmasked | |
LDO1 current limit | LDO1_ILIM_MASK | Unmasked |