SPNS186C October 2012 – May 2018 TMS570LS0332 , TMS570LS0432
PRODUCTION DATA.
MEMORY | RAM GROUP | TEST CLOCK | MEM TYPE | TEST PATTERN (ALGORITHM) | |||
---|---|---|---|---|---|---|---|
TRIPLE READ
SLOW READ |
TRIPLE READ
FAST READ |
MARCH 13N(1)
TWO PORT (CYCLES) |
MARCH 13N(1)
SINGLE PORT (CYCLES) |
||||
ALGO MASK 0x1 | ALGO MASK 0x2 | ALGO MASK 0x4 | ALGO MASK 0x8 | ||||
PBIST_ROM | 1 | ROM CLK | ROM | X | X | ||
STC_ROM | 2 | ROM CLK | ROM | X | X | ||
DCAN1 | 3 | VCLK | Dual Port | 12720 | |||
DCAN2 | 4 | VCLK | Dual Port | 6480 | |||
RAM | 6 | HCLK | Single Port | 133160 | |||
MIBSPI1 | 7 | VCLK | Dual Port | 33440 | |||
VIM | 10 | VCLK | Dual Port | 12560 | |||
MIBADC | 11 | VCLK | Dual Port | 4200 | |||
N2HET1 | 13 | VCLK | Dual Port | 25440 | |||
HTU1 | 14 | VCLK | Dual Port | 6480 |
The PBIST ROM clock can be divided down from HCLK. The divider is selected by programming the ROM_DIV field of the Memory Self-Test Global Control Register (MSTGCR) at address 0xFFFFFF58.