SPRABI1D January 2018 – July 2022 66AK2E05 , 66AK2G12 , 66AK2H06 , 66AK2H12 , 66AK2H14 , 66AK2L06 , AM5K2E02 , AM5K2E04 , SM320C6678-HIREL , TMS320C6652 , TMS320C6654 , TMS320C6655 , TMS320C6657 , TMS320C6670 , TMS320C6671 , TMS320C6672 , TMS320C6674 , TMS320C6678
The JEDEC UDIMM specification provides guidance for UDIMM manufacturers including recommendations for routing impedances. These recommendations are similar to the routing impedances discussed above. The JEDEC UDIMM specification recommends 40-Ω routes on the fly-by nets between the controller and the first SDRAM and then 60-Ω routes between the SDRAMs and to the terminations. However, footnotes under Table 39 in the JEDEC UDIMM specification state that lightly loaded UDIMMs (like the topologies we expect customers to implement with KeyStone devices) should target 49 Ω rather than 60 Ω. Differential routes can be constructed from these same single-ended track structures resulting in differential impedances under 100 Ω.