SPRABI1D January 2018 – July 2022 66AK2E05 , 66AK2G12 , 66AK2H06 , 66AK2H12 , 66AK2H14 , 66AK2L06 , AM5K2E02 , AM5K2E04 , SM320C6678-HIREL , TMS320C6652 , TMS320C6654 , TMS320C6655 , TMS320C6657 , TMS320C6670 , TMS320C6671 , TMS320C6672 , TMS320C6674 , TMS320C6678
Table 4-5 shows the DDR3 SDRAM selection criteria necessary for KeyStone I and KeyStone II devices.
Description | Min | Max | Unit | Notes |
---|---|---|---|---|
Width | ×8 | ×16 | bit | Minimum supported total bus width is ×16 (2- ×8) |
Depth (Density) | 512M | 8192M | bit | Definition may also include ranked devices (UDIMM) |
Data Rate | 800 | 1600 | MT/s | |
Clock Rate | 400 | 800 | MHz | |
Temperature Range | 0 | 95 | °C | Depends on end-use application |
VDD | 1.425 | 1.575 | V | |
VDDq | 1.425 | 1.575 | V | |
Latency | 5 | 11 | All CAS latencies supported between 5 and 11 | |
JEDEC-compliant DDR3 SDRAM |
DIMM support extends to modules whose SDRAMs fall within the above specifications. DIMM bus width may be ×64 or ×72 with ECC support. DIMMs must be unbuffered (UDIMMS), and may have up to two ranks. KeyStone I devices do not support address mirroring. KeyStone II devices support UDIMM topologies that have the address bits in the second rank mirrored.