SPRABI1D January 2018 – July 2022 66AK2E05 , 66AK2G12 , 66AK2H06 , 66AK2H12 , 66AK2H14 , 66AK2L06 , AM5K2E02 , AM5K2E04 , SM320C6678-HIREL , TMS320C6652 , TMS320C6654 , TMS320C6655 , TMS320C6657 , TMS320C6670 , TMS320C6671 , TMS320C6672 , TMS320C6674 , TMS320C6678
General routing rules between the KeyStone DSP DDR3 interface and UDIMM are the same as those identified for discrete components (SDRAMs). Note that a single DDR3 interface on any KeyStone DSP cannot currently support multiple DIMMs in a design. Return ground paths and power-plane decoupling also are critical and should be evaluated properly.
All aspects of this application report and especially those pertaining to the use and implementation of UDIMMs assumes that the user has an above average level of understanding regarding mechanical layout and design – including the impact of trace width, spacing, via size, and bulk and decoupling capacitance selection and placement.