SPRAC21A June 2016 – June 2019 OMAP-L132 , OMAP-L138 , TDA2E , TDA2EG-17 , TDA2HF , TDA2HG , TDA2HV , TDA2LF , TDA2P-ABZ , TDA2P-ACD , TDA2SA , TDA2SG , TDA2SX , TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
In Page mode read, each read can access a maximum of 32-byte pages in parallel. For page read to be successful, asynchronous page read access time (tPACC) should be satisfied.
Figure 36 shows the page read operation timing diagram at the Flash.
Figure 37 shows the page read operation timing diagram with GPMC signal parameters.
Table 54 shows the optimum configuration for GPMC timing values for successful page read operation. 1 GPMC clock = approximately 3.7 ns. Here “Timeparagranularity” is set as 0x1, which will multiply the configured timing values by 2.
Signal | Parameter | Description | Value Programmed |
---|---|---|---|
Read op | RDACCESSTIME | Address latch + Initial access time = 0ns + 110ns =
30 GPMC clock cycles |
0x0F |
RDCYCLETIME = RDCYCLETIME0 + RDCYCLETIME1 | RDACCESSTIME + Data holding + tDF = 30 + 4+ 4 =
38 GPMC clock cycles |
0x13 | |
nCS | CSONTIME | Assert after address latch | 0x00 |
CSRDOFFTIME = CSRDOFFTIME0 + CSRDOFFTIME1 | RDACCESSTIME + Data holding = 30 + 4 =
34 GPMC clock cycles |
0x11 | |
nADV | ADVONTIME | Immediate assert with read cycle | 0x00 |
ADVOFFTIME | Provide ADV assertion duration of 2 cycles | 0x01 | |
nOE | OEONTIME | Assert after address latch | 0x00 |
OEOFFTIME = OEOFFTIME0
+ OEOFFTIME1 |
RDACCESSTIME + Data holding | 0x11 | |
Page Burst Access | PAGEBURSTACCESSTIME | tPACC = 25 ns (min) ~ 7 GPMC clock cycles | 0x04 |
Pagelength | ATTACHEDDEVICEPAGELENGTH | 16 words burst size | 0x10 |