SPRAC21A June 2016 – June 2019 OMAP-L132 , OMAP-L138 , TDA2E , TDA2EG-17 , TDA2HF , TDA2HG , TDA2HV , TDA2LF , TDA2P-ABZ , TDA2P-ACD , TDA2SA , TDA2SG , TDA2SX , TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
As observed in Table 6 and Table 7, MEM copy throughput numbers are better with the GCC compiler as compared to the TI compiler flow for DDR-to-DDR transfers.
Operations for
Cortex-A15 |
Source | Destination | Transfer Size (KB) | Bandwidth with Cache Policy - WB WA (MBps) |
---|---|---|---|---|
CPU_WR | CPU Register | DDR | 8192 | 3642 |
CPU Register | OCMC | 256 | 1392 | |
CPU_RD | DDR | CPU Register | 8192 | 2203 |
OCMC | CPU Register | 256 | 2173 | |
COPY | DDR | DDR | 8192 | 1907 |
OCMC | OCMC | 256 | 3935 |
Initiator/Operation | Source | Destination | Size (KB) | Bandwidth (MB/s) |
---|---|---|---|---|
Cortex-A15 MEM COPY | DDR | DDR | 8192 | 2467.36 |