This section provides an overview of how the
PTO-PulseGen interface is implemented. This interface is achieved by the following
components:
- C28x CPU
- Initializes the PulseGen interface,
configures the CLB, XBARs, and GPIOs.
- Provides the number of pulses and the duration of each pulse to the
CLB.
- Configurable
Logic Block (CLB) Type 1 or later
- Generates the pulses and direction as defined by the software
interface function.
- Device Interconnect (XBARs)
- Configured for output-signal routing
to and from the CLB, as required.