Reset pins must be driven as defined in the device’s Data Manual. This sequencing in relation to clocks and power supply ramping must be followed in all operating conditions, including boundary scan testing.
The PORz pin has special properties such that it holds all output pins at high impedance when low. When controlled from logic derived from a Power Good indication, it can safely shut down the device if a power supply fault occurs.
All control pins must show a means to be held in the proper operating state prior to the reset signal raising that releases the device from reset.
RESETFULL and POR must be controlled separately.
If the LRESET is not used, it is recommended that it be pulled high to DVDD18 with an external 4.7kΩ resistor to ensure that the CorePacs are not unintentionally reset.