# Application Note AM6442, AM6422, AM6412 and AM2434 Processor Schematic Design Guidelines and Schematic Review Checklist



## ABSTRACT

The application note includes schematic design guidelines, implementation recommendations, and schematic review checklist for board designers using the AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 and AM2434, AM2432, AM2431 processor families. This document discusses processor configurations and different processor peripherals to attached (external) devices. The checklist section provides a comprehensive list of review point for each of the circuit section for board designers to verify their custom design.

This document provides processor product pages, related collateral, E2E FAQs, and other reference documents to help users optimize the design process.

# **Table of Contents**

| 1 Introduction                                                                                       |   |
|------------------------------------------------------------------------------------------------------|---|
| 1.1 Application Note Usage Guidelines                                                                | 3 |
| 1.2 Family Wise List of Processors                                                                   | 4 |
| 2 Related Collateral                                                                                 |   |
| 2.1 Links to Commonly Available and Applicable Collaterals                                           | 4 |
| 2.2 Hardware Design Considerations for Custom Board Design                                           | 4 |
| 3 Processor Selection                                                                                |   |
| 3.1 Data Sheet Use Case and Version Referenced                                                       | 5 |
| 3.2 Processor Selection (OPN Orderable Part Number)                                                  |   |
| 3.3 Peripheral Instance Naming Convention                                                            | 5 |
| 3.4 Unused Peripherals                                                                               |   |
| 3.5 Processor Ordering and Quality                                                                   | 5 |
| 3.6 Processor Selection Checklist                                                                    |   |
| 4 Power Architecture                                                                                 |   |
| 4.1 Generating Supply Rails                                                                          |   |
| 4.2 Power Control and Circuit Protection                                                             |   |
| 5 General Recommendations                                                                            |   |
| 5.1 Processor Performance Evaluation Module (EVM) or Starter Kit (SK)                                |   |
| 5.2 Processor-Specific EVM or SK Versus Data Sheet                                                   |   |
| 5.3 Before Beginning the Design                                                                      |   |
| 6 Processor Recommendations                                                                          |   |
| 6.1 Common (Processor Start-Up) Connection                                                           |   |
| 6.2 Board Debug Using JTAG and EMU                                                                   |   |
| 7 Processor Peripherals                                                                              |   |
| 7.1 Power Supply Connections for IO Groups                                                           |   |
| 7.2 Memory Interface (DDRSS (DDR4/LPDDR4), MMCSD (eMMC/SD/SDIO), OSPI/QSPI and GPMC)                 |   |
| 7.3 External Communication Interface (Ethernet (CPSW3G and PRU_ICSSG), USB2.0, USB3.0 (SERDES), PCIe |   |
| (SERDES), UART and CAN)                                                                              |   |
| 7.4 On-Board Synchronous Communication Interfaces (MCSPI, FSI and I2C)                               |   |
| 7.5 Analog to Digital Converter (ADC)                                                                |   |
| 7.6 GPIO and Hardware Diagnostics                                                                    |   |
| 7.7 Verifying Board Level Design Issues                                                              |   |
| 8 Self-Review of the Custom Board Schematics Design                                                  |   |
| 9 Layout Notes (Added on the Schematic).                                                             |   |
| 9.1 Layout Checklist                                                                                 |   |

1



| <mark>96</mark> |
|-----------------|
|                 |
| 97              |
| 97              |
| 97              |
| <mark>98</mark> |
|                 |
| <mark>99</mark> |
|                 |
| <mark>99</mark> |
| 100             |
|                 |
| 100             |
| 100             |
|                 |
| 103             |
|                 |

# List of Tables

| Table 7-1. IO Power Supply Rail Mapping for Interface Instances | 59 |
|-----------------------------------------------------------------|----|
| Table 7-2. CPSW3G MDIO                                          |    |
| Table 7-3. PRU_ICSSG INSTANCE MDIO                              |    |
| -                                                               |    |

# Trademarks

WEBENCH<sup>®</sup> is a registered trademark of Texas Instruments. All trademarks are the property of their respective owners.



# **1** Introduction

# 1.1 Application Note Usage Guidelines

Schematic Design Guidelines and Schematic Review Checklist application note provides custom board design guidelines that can be used during custom board schematic design and schematic review checklist at the end of each section that can be used to review the custom board schematics.

# 1.1.1 Custom Board Design - Implementation References

The application note provides schematic design guidelines and schematic review checklist that can be using during custom board hardware design using the selected processor and peripherals (on-board or add-on) including memory, power, interface and other functional blocks.

Processor references to the selected processor and the attached device references to the external (on-board or add-on) peripherals that are interfaced to the processor based on the end equipment being designed and the application use case.

# 1.1.2 Processor Family Specific Application Note

The application note is for the AM64x and AM243x family of processors covering AM6442, AM6441, AM6422, AM6421, AM6412, AM6411, AM2434, AM2432, AM2431 - ALV package.

The application notes covers the design guidelines and review checklist for specific family of processors. Processor family specific application note makes it easy to use for the chosen family of processors.

# 1.1.3 Schematics Design Guidelines

The application note provides guidelines for all the peripherals supported by AM64x and AM243x processor families. Board designers can follow schematic design guidelines during the custom board schematic design. Along with the guidelines, links to FAQs are provided for use during custom board schematic design.

Schematics design guidelines helps board designers reduce the design efforts and minimize design errors that can affect functionality and performance.

# 1.1.4 Schematic Review Checklist

Schematic review checklist at the end of each section has been newly added to the application note. All the relevant peripheral or power sections in the application note includes checklist categorized as General, Schematic Review, and Additional. Board designers can use the checklist to do a self-review of the custom board schematics to minimize possible errors that can cause functional or performance issues resulting in increased board bring-up and testing time.

See [FAQ] AM625 / AM623 / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / *Custom board hardware design - Schematics review checklists* for information on available checklists and format.

# 1.1.5 FAQ Reference for Application Note Usage Guidelines

See [FAQ] AM625 / AM623 / AM62A / AM62Dx / AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design - Custom Board Schematics Self Review for more information about design recommendations and a custom board schematics self review.



# 1.2 Family Wise List of Processors

The application note applies to all processors listed in the following lists. All relevant documents are available on the processor-specific product page. Follow the processor page link below to access the product page.

# 1.2.1 AM64x Family of Processors

See the Ordering and Quality section for information on available OPNs on the following product pages:

- AM6442
- AM6441
- AM6422
- AM6421
- AM6412
- AM6411

# 1.2.2 AM243x Family of Processors

See the Ordering and Quality section for information on available OPNs on the following product pages:

- AM2434
- AM2432
- AM2431

# 2 Related Collateral

# 2.1 Links to Commonly Available and Applicable Collaterals

A number of documents relevant to the selected processor are available on the processor product page on TI.com. Before starting the custom board design, reading all the documents is strongly recommended.

The below link summarize the collaterals that can be referred to when starting the custom board design.

[FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 Custom board hardware design – Collaterals to Get started

# 2.2 Hardware Design Considerations for Custom Board Design

Read through and take note of the recommendations in the processor-specific *Hardware Design Considerations for Custom Board Design* user's guide linked below before starting the custom board design.

Hardware Design Considerations for Custom Board Design Using AM6442, AM6422, AM6412 and AM2434 Processor Families.



# **3 Processor Selection**

# 3.1 Data Sheet Use Case and Version Referenced

Processor-specific data sheet includes pin attributes (pin-to-function mapping), signal descriptions, pin connectivity requirements, electrical characteristics, timing and switching characteristics, and timing diagrams for all the applicable processor peripherals and recommended operating conditions, power sequencing for all the processor supply rails.

## List of data sheets with revision number referenced during the document update:

## AM64x Processor Family:

SPRSP56G - JANUARY 2021 - REVISED APRIL 2024

## AM243x Processor Family:

SPRSP65G - APRIL 2021 - REVISED MAY 2024

# 3.2 Processor Selection (OPN Orderable Part Number)

To get an overview of the processor architecture and for selecting the processor variant, features, package (ALV / ALX) and speed grade, see the *Functional Block Diagram* and *Device Comparison* sections of the processor-specific data sheet.

Refer to *Device Comparison* section, *Device and Documentation Support* section of the processor-specific data sheet to choose the required processor OPN.

The recommendation is to update the selected processor ordering part number in the schematics with the chosen OPN.

# 3.3 Peripheral Instance Naming Convention

For peripherals naming and instances, the processor-specific TRM is generic, and the processor-specific data sheet is specific.

In the data sheet, a suffix number is assigned, even when there is a single peripheral instance. Documents that reference the peripheral name do not need to change from processor to processor.

The suffix starts with 0. For the common platform Ethernet switch 3-port gigabyte (CPSW3G) port names, port 0 is the internal (communications port programming interface (CPPI) host) port of the switch.

# 3.4 Unused Peripherals

Peripherals that have a dedicated function have connectivity requirements when not used. See the *Pin Connectivity Requirements* section of the processor data sheet for connecting unused peripherals. The connectivity requirements include recommendations to connect the power supplies and the interface signals.

Peripherals (processor IOs) that have alternate functions, when not used can be left unconnected when there are no connectivity requirements specified. The pad configurations can be the reset state configuration.

# 3.5 Processor Ordering and Quality

For information related to ordering and quality for the selected processor family, see the links below:

- AM6442 Ordering and quality
- AM6441 Ordering and quality
- AM6422 Ordering and quality
- AM6421 Ordering and quality
- AM6412 Ordering and quality
- AM6411 Ordering and quality
- AM2434 Ordering and quality
- AM2432 Ordering and quality
- AM2431 Ordering and quality

5



# **3.6 Processor Selection Checklist**

# General

During the custom board schematic design process, review and verify the following collaterals and information:

- 1. Device selection (selected processor OPN (Orderable part number) based on the required features)
- 2. Pin attributes (Ball names, Signal names and the contents of each column including power) and pin mapping as per the data sheet
- 3. Pin connectivity requirements (for used and unused, peripherals)
- 4. Connection recommendations for RSVD (reserved) pins
- 5. Debug provision on-board for probing (OBSCLK and CLKOUT)
- 6. Errata related to the supported boot modes and the peripherals of interest
- 7. Recommended operating conditions, power-up and power-down sequencing for core, memory interface, analog and IO supplies
- 8. Electrical characteristics and timing information for selected peripherals
- 9. Application notes, implementation recommendations, and layout guidelines for selected peripherals



# **4 Power Architecture**

For an overview, see the TI power management page.

Additionally, WEBENCH<sup>®</sup> circuit designer tool provides a visual interface that creates customized power supply and active filter circuits.

# 4.1 Generating Supply Rails

The required supply rails for the selected processor are generated using integrated or discrete power architecture. Use of integrated power architecture (PMIC) simplifies design of processor-specific power architecture (power supplies). The PMIC generates commonly used supply rails to power the processor and the attached devices. Manages power-up sequencing, power-down sequencing, and supply slew rate control, and meet the processor-specific power requirements. Along with the PMIC, use additional DC/DC converters and LDOs to generate additional on-board supplies, based on the use case.

Discrete power architecture provides flexibility in design and component selection. Board designer is responsible for power device selection that sources the required current, provides the required output voltages, supports the required load transient response, controls supply slew rate, and supply sequencing.

Processor power supply rails have slew rate requirements specified. Follow the section *Power Supply Slew Rate Requirement* of processor-specific data sheet for all the generated or switched supply rails.

The recommended family of devices and related collaterals for generating the on-board supplies using different power architectures are summarized in the next sections.

## 4.1.1 Power Management IC (PMIC)

PMIC that can be used for integrated power architecture includes TPS65219 or TPS65220. Space, performance, and the bill of materials (BOM) optimized power architecture are designed to power the processor and the attached devices.

The TPS65219 device has multiple variants (NVMs) and each variant has a fixed output configuration (supply rails). Choose the required PMIC variant based on the design requirement. To choose the required variant, see the TPS65219 product page. The *Schematic and Layout Checklist* is available for use during the custom board design.

For application note and operational details, see *Powering the AM62x with the TPS65219 PMIC*, *Powering the AM625SIP with the TPS65219 PMIC*. Additionally, see [FAQ] AM644x / AM642x / AM641x / AM243x Design Recommendations / Custom board hardware design – common queries for PMIC TPS65219 and TPS65220

Refer to the TPS65219 (OPNs - Example: TPS6521901 technical reference manual) for additional information.

Depending on the application and board design architecture, PMIC OPNs can be selected. Each of the OPNs has a specific NVM configuration. For information about OPN NVM configurations, TRM, the full register map, and to see the device data sheet, see the TPS65219 product page.

See Advantages of Using TPS65219 PMIC to Power AM62 Processor Versus a Discrete Power Design for more information.

See [FAQ] AM625 / AM623 / AM62A / AM62D-Q1 / AM62P / AM64x / AM243x Design Recommendations / *Custom board hardware design* – *Queries related to Residual Voltage and Detection* for more information regarding residual voltage and detection.

7



# 4.1.1.1 PMIC Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Review previous sections, including relevant application notes and FAQ links.
- 2. PMIC selection (orderable device) based on the input supply, core voltage, IO voltage and DDR voltage configuration.
- 3. PMIC checklist for addition of required input and output capacitors including values, feedback configuration, and pin connections.
- 4. Voltage rating of the selected capacitors considering derating (> twice the worst-case applied voltage is a commonly used guideline).
- 5. Configuration of the recommended PMIC control and IO signals.
- 6. Naming of the supply rails (indicate configured output voltage level).
- 7. Matching of the PMIC voltage levels with the supply requirements for the processor and attached devices.
- 8. Net name matches (same name) for processor and attached devices IO supplies.

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Compare the custom PMIC implementation with the SK schematic implementation for capacitors and values, IOs connections, and DC/DC output feedback connection.
- 2. Processor to PMIC and PMIC to processor IO interface connections.
- 3. Connection of the required control signals for processor IO supply sequencing (load switch EN for processor and attached device IO supply voltage and output voltage slew rate control).
- 4. Processor and PMIC I2C interface used versus recommend, considering the use case.
- 5. SD card IO voltage control configuration pin connection (3.3V during processor or board reset and switched to 1.8V), verify the VSEL\_SD connection based on SD card interface use case.
- 6. PMIC nRSTOUT slew (pullup value) when connected directly to processor MCU\_PORz input (recommend using a discrete push-pull output buffer).
- 7. Connection of interrupt, MODE/RESET, and EN/PB/VSENSE signals and connection of the required pulls for the PMIC IOs.
- 8. Configuration of other discrete DC/DC supplies and LDOs used along with the PMIC.
- 9. VPP supply (eFuse programming) external LDO implementation, output control and addition of bulk and decoupling capacitors considering load current transient and provision for isolation resistor for testing the VPP enable timing.

# Additional

8

- 1. In case power architecture is based on TI PMIC, obtain a review of the implementation done with the PMIC business unit or product line.
- 2. A  $0\Omega$  resistor or jumper is recommended at the output of the supply rails for isolation or current measurement for the initial board build.
- Since the PMIC performs a warm reset, connecting the RESETSTATz output from the processor to the MODE/RESET input of PMIC can be optional. Adding a 0Ω resistor and make it a DNI is recommended. An internal pull is enabled.
- 4. Show the PMIC input bulk capacitors connection for DC/DC inputs and VSYS separately and near to each of the pin separately for ease of placement and routing.
- 5. Reviewed and followed the FAQ related to residual voltage.



#### 4.1.1.2 Additional References

For more information, see the *Device Connection and Layout Fundamentals*, *Power Supply*, and *Power Supply Designs* sections in the processor-specific data sheet.

See the SK-AM64B (AM64B Starter Kit for AM64x Sitara Processors schematic for implementation.

## 4.1.2 Discrete Power

Use a discrete power architecture to generate the processor and the attached devices supply rails. Discrete power architecture is based on DC/DC converters and LDOs. Implement the power sequence using the power good output and discrete logic.

For more information on the device selection and power architecture implementation, see the *TMDS64EVM* (*AM64x Evaluation Module for Sitara Processors* schematics.

When custom discrete power architecture is used, take note of the MCU\_PORz (L->H) hold time (delay) (for oscillator start-up) requirements after all the supplies ramp specified in the data sheet.

MCU\_PORz active (low) during power-up until the supplies are valid (using external crystal circuit) plus minimum delay of 9.5ms or MCU\_PORz active (low) at power-up until the supplies are valid and external clock is stable (when using external LVCMOS clock source).

#### 4.1.2.1 DC/DC Converter

Consider DC/DC converters such as the LM5140-Q1, TPS62823, and TPS62097 devices.

For an overview of the DC/DC converters available, see the AC/DC & DC/DC converters (integrated FET) page.

Additionally, refer below:

Quick Reference Guide To TI Buck Switching DC/DC Application Note

Power Supply Design training resources - Video library

#### 4.1.2.2 LDO

Consider LDO devices such as TPS735, TLV70728, and TLV75518.

For an overview of the LDOs available, see the TI Linear and low-dropout (LDO) regulators page.

Additionally, refer below:

Low Dropout Regulators Quick Reference Guide

Linear Regulator Design Guide For LDOs

A Topical Index of TI LDO Application Notes

# 4.1.2.3 Discrete Power Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Above section, including relevant application notes
- 2. The configured output voltage and the required current rating for all the supply rails
- 3. Output voltage feedback connection and feedback divider resistors tolerance
- 4. Selected discrete DC/DC architecture supports active discharge
- 5. DC/DC output supplies slew rate meets the processor requirements and sequencing of all the supply rails as per the processor requirement
- 6. MCU\_PORz input (PG output) slew rate (connect through discrete push-pull output buffer) and L to H delay (MCU\_PORz input low hold time) implementation after all the supplies ramp
- 7. Voltage rating of the selected capacitors considering derating (> twice the worst-case applied voltage is a commonly used guideline)
- 8. Device selection including output voltage level and current rating, active discharge capability, residual voltage detection (Allow to power-up only when the supply voltages are < 0.3V after power-down)
- 9. Implementation of SD card interface IO supply supporting UHS-I speed and eFuse programming VPP supply
- 10. Naming of the supply rails (indicate configured output voltage level)
- 11. Match the PMIC voltage levels with the supply requirements for the processor and attached devices
- 12. Net name matches (same name) for processor and attached devices IO supplies

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. The resistor divider value including tolerance connected to the feedback input to generate the required output supply voltage matches with the calculated value.
- 2. PG outputs have the required pullup and connects to the other DC/DC or LDO EN for supply sequencing
- 3. DC/DC or LDO output supply rails slew rate.
- 4. MCU\_PORz input low hold time after supplies ramp, in case the DC/DC PG output connects directly to the processor MCU\_PORz input.

- 1. In case power architecture is based on TI power, obtain a review of the implementation done with the relevant business unit or product line
- 2. TI recommends using a  $0\Omega$  resistor or jumper at the output of the supply rails for isolation or current measurement for the initial board build





# 4.2 Power Control and Circuit Protection

## 4.2.1 Load Switch (Power Switching)

Load switches are used to control (turn on and off) power to a specific peripheral or sub-system powered by the same supply rail, instead of using multiple DC/DC converters or LDOs to generate the supply. In some applications, there is a recommended power-up and power-down sequence that must be followed. Load switches simplifies the implementation of power sequencing to meet the power-up and power-down sequence requirements. The load switch enable is controlled by the PMIC or DC/DC converter PG to meet the processor power sequencing requirements.

Consider load switches such as the TPS22919, TPS22918, TPS22945 devices.

For an overview of the load switches available, see the TI Load Switches page.

## 4.2.1.1 Load Switch Checklist

## General

Review and verify the following for the custom schematic design:

- 1. Above section, including relevant application notes and FAQ links
- 2. Load switch current rating
- 3. Sequencing of the load switch enable (PMIC GPIO or DC/DC PG)
- 4. Output voltage slew rate configuration
- 5. Voltage rating of the selected capacitors considering derating (> twice the applied voltage is a commonly used guideline)

## **Schematic Review**

Review the following for the custom schematic design:

- 1. Input and output capacitor values and voltage rating
- 2. Output voltage slew rate is configured (capacitor value selection) per the processor IO supply slew rate requirements

## 4.2.2 eFuse IC (Power Switching and Protection)

eFuse power switching and protection ICs are integrated power path protection devices that are used to limit circuit current and voltages to a safe level during fault conditions. eFuses offer many benefits to the design and include protection features that are often difficult to implement with discrete components. For an overview of the eFuses available, see the TI *eFuses and hot swap controllers* page.



# **5** General Recommendations

Here are the recommendations and guidelines for board designers to be familiar while designing the custom board.

# 5.1 Processor Performance Evaluation Module (EVM) or Starter Kit (SK)

Processor (hardware) performance evaluation modules and platforms (EVM or SK) are not reference designs; the modules and platforms do not represent a proper or complete board or system implementation. In many cases, the EVMs or SKs are partially or completely designed and released for fabrication before the processor design is complete. The time line is so that a hardware platform is available when the first silicon arrives. New processor requirements come up during processor bring-up and bench validation. All the new requirements are not accounted for in the hardware evaluation platform. Therefore, TI expects board designers to carefully review and follow all requirements defined in the processor-specific data sheet, silicon errata, and TRM when designing the custom board.

Processor (hardware) performance evaluation platforms are not designed to be comprehensive of any board or system specific requirements, such as EMI or EMC purposes (reduce radiated emissions), noise susceptibility, thermal management, and so forth.

See [FAQ] AM64x Common design Errors / Recommendations for Custom board hardware design – EVM / SK Schematics Design Update Note for design update notes that board designers can refer to along with the EVM or SK schematics.

# 5.1.1 Evaluation Module Checklist

# General

Review and verify the following for the custom schematic design:

- Review previous sections, including relevant application notes and FAQ links
- Make sure the EVM or SK referenced matches the selected processor family
- 3. Make sure the processor package on the referenced EVM or SK board matches with the processor selected for custom board design
- Make sure the EVM or SK schematic revision referenced includes D-Notes, R-Notes, and CAD Notes 4.

# 5.2 Processor-Specific EVM or SK Versus Data Sheet

In case of any discrepancy between the processor-specific EVM or SK and the data sheet during evaluation or the custom board design, follow the data sheet. Despite the best efforts by the board designer, the EVM or SK can contain errors that still function but are not completely aligned with the data sheet specifications.

## 5.2.1 Notes About Component Selection

Selection of EVM or SK components is not always optimized. Review the BOM and optimize the component selection based on the data sheet recommendations, application requirements, and board circuit design.

Design calculations, design review, and performing board level tests and measurements as required is recommended before finalizing the components value and ratings (such as voltage and power).

## 5.2.1.1 Series Resistor

The recommended values for the series resistors are a starting point for board designers. Verify the values on the board and adjust accordingly (step function that occurs on the pin is not near the mid-supply).

#### 5.2.1.2 Parallel Pull Resistor

Provide provision for adding parallel pulls to the processor IOs. Parallel pull polarity and the values are dependent on the specific peripheral connectivity recommendations, recommendations for improved processor performance, and relevant interface or standards requirements.

Processor-specific EVM or SK pull values can be used as a starting point and board designer can select the appropriate pull values based on the recommendations for the processor and attached device, or specific board design implementation.

When traces are connected to the processor IO pads and is not being actively driven, a parallel pull is recommended. Pull polarity is design use case dependent. During reset, processor IO buffers are off and the IOs are in a high impedance state, effectively serving as an antenna that picks up noise. Without any termination, the IOs are high impedance. High impedance makes it easy for noise to couple energy on the floating signal trace and develop a potential that can exceed the recommended operating conditions, which creates an electrical over-stress (EOS) on the IOs. Electrostatic discharge (ESD) protection circuits inside the processor are designed to protect the device from handling before being installed on a PCB assembly.

## 5.2.1.3 Drive Strength Configuration

TI currently does not support configuring any other drive strength besides the nominal (default) value for SDIO and LVCMOS buffers, as the nominal value is the only configuration at which chip-level STA (Static Timing Analysis) is closed. The nominal value corresponds to a 40 $\Omega$  for SDIO and 60 $\Omega$  for LVCMOS. Processor family implement a dedicated eMMC PHY and the nominal impedance is set to 50 $\Omega$ . The IBIS model has been updated to contain only drive strengths where the timing is closed internally.

See [FAQ] AM625 / AM623 / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - I/O Drive Strength Configuration for SDIO and LVCMOS for information related to drive strength configuration support.

## 5.2.1.4 Data Sheet Recommendations

The board designers are responsible for implementing whatever precautions are necessary or required to establish that the custom board design does not violate the requirements specified in the processor-specific data sheet. Example processor requirements include I2C Open-Drain and Fail-Safe (I2C OD FS) Electrical Characteristics - Input Slew Rate.

When data sheet recommendations are not available, use recommendations provided in the following checklist or implementation in the EVM or SK schematic as a starting point.

## 5.2.1.5 Processor IOs - External ESD Protection

An external ESD protection is recommended to any of the processor IOs connected directly to an external connector or exposed to external inputs, because internal ESD protection circuit were not designed to handle the board level ESD requirements. For an overview of the ESD protection devices, see the TI *ESD protection* page.



## 5.2.1.6 Peripheral Clock Output Series Resistors

Series resistor on the clock output near to the processor clock output pin is required to resolve issues with signal distortion at the source of the clock since the clock output is also used for retiming. For MMCx and OSPI interface an unbonded pad is used (internal),so series resistor is not a requirement. In some cases, a low value series resistor is added for signal integrity purpose. The recommendation is to have the series resistor as a place holder just in case the resistor is needed for improving signal integrity.

## 5.2.1.7 Component Selection Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes
- 2. Selection of resistor values, tolerance, size and wattage
- 3. Only specific resistors need 1% tolerance (refer to the processor or attached device data sheet, SK schematics, or EVMs)
- 4. Standard tolerance resistors can be used for other use cases, example: pullup, pulldown or series resistor
- 5. Compare the pull values on the custom board with the EVM or SK schematics
- 6. Voltage rating of the capacitors used to include derating (> twice the applied voltage is a commonly used guideline)
- 7. Voltage rating of capacitors considering DC bias effect (to be within the recommended value)
- 8. Package selection (application and use case dependent, consider voltage and temperature range)
- 9. Selection of compatible attached devices (DDR and flash memory, EPHY)
- 10. Recommended memory size, selection of required memory size (DDR) and providing provision for expanding the memory as required
- 11. Review the FAQ related to passive components value, tolerance and voltage rating

See [FAQ] AM625 / AM623 / AM62A / AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design - Starter kit / EVM variants and Key components list and [FAQ] AM625 / AM623 / AM62A / AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design - Queries related to passive components values, tolerance, voltage ratingfor information on key components used on the EVMs and SKs, component values and tolerances.

# 5.2.2 Additional Information Regarding Reuse of EVM or SK Design

## 5.2.2.1 Updated EVM or SK Schematic With Design, Review and CAD Notes Added

During custom board design, designers frequently reuse the EVM or SK design files and edit the design file. Alternatively, designers reuse common implementations, including processor, memory and communication interfaces. Because the EVM or SK is expected to have additional functions, designers optimize the EVM or SK implementation to suit board design requirements. While optimizing the EVM or SK schematics, errors are introduced into the custom design that cause functional, performance or reliability problems. When optimizing, designers have queries regarding the EVM or SK implementation, resulting in design errors. Many of the optimization and design errors are common across designs. Based on the multiple board designers inputs and data sheet pin connectivity recommendations, comprehensive Design Notes (D-Note), Review Notes (R-Note) and CAD Notes (CAD-Note) are added near each section of the EVM or SK schematic for designers to review and follow to minimize errors. As part of the design downloads, additional files are included to support evaluation.

The list of documents that can be download on TI.com for each of the EVM or SK is listed in the below product overview document.

TMDS64EVM Design Package Folder and Files List SK-AM64B Design Package Folder and Files List

14



## 5.2.2.2 EVM or SK Design Files Reuse

Based on the design approach followed during the custom board design and project schedule, the EVM or SK design files can be reused as a starting point to make the required updates. The recommendation is to verify the EVM or SK implementation and component selection.

The following link summarize the considerations board designers are required to be familiar with when reusing TI EVM or SK design files.

[FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 Custom board hardware design - Reusing TI EVM design files

#### 5.2.2.2.1 Reuse of EVM or SK Design Checklist

#### General

Review and verify the following for the custom schematic design:

- 1. Review previous sections, including relevant application notes and FAQ links.
- 2. Latest version of the selected or required EVM or SK design is referenced.
- 3. D-Notes and R-Notes are considered.
- 4. Resetting of component DNIs configuration when saved as a different project or the schematic pages or circuit sections are rearranged.
- 5. The change in connections including off-page connections when the schematics design is translated to an alternate CAD tool.



# 5.3 Before Beginning the Design

# 5.3.1 Documentation

During the custom board design cycle, the recommendation is to refer to or use the latest version of the documentation, examples include the processor-specific data sheet, silicon errata, TRM, and other commonly referenced design collaterals. Verify the processor-specific product page for the latest available documents or addition of new documents.

Tips for documentation search: Search the documentation for words such as: *recommended, require, do not, note, pin connectivity*, and so forth. Important criteria for the processor typically contain one or more words.

Tips to get updated information: On a TI.com processor product page, there is a *Notifications* button. Registering at the button enables automatic notification of processor documentation changes.

# 5.3.2 Processor Pin Attributes (Pinout) Verification

Verify the following pin attributes

- Processor pin label corresponds to the correct pin numbers listed in the *Pin Attributes* section of the processor-specific data sheet. Maintain the data sheet names in the symbol and change the function (net) names per the application use case.
- Supply voltages that are connected to the processor power pins are within the *Recommended Operating Conditions*.
- All the processor pins (grouped into functions and having separate symbol blocks) including reserved pins are include in the schematics to minimize tool related and functional errors.
- Most of the processor IOs TX (Output) and RX (Input) buffers and pulls are turned off during reset. External
  pull resistors are recommended to hold inputs of any attached device in a valid logic state until software
  initializes the IOs when a TP or trace is connected and IOs are not being actively driven. Use of pull resistor
  depends on the attached device IO capabilities.
- For improved performance of custom board, recommendations include implementing external monitoring of voltage, current, or temperature.

Refer below FAQ for queries related to processor data sheet pin attributes.

# [FAQ] AM625 / AM623 / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - Queries related to SOC data sheet Pin Attributes

# 5.3.3 Device Comparison, IOSET and Voltage Conflict

Refer to the note regarding shared IO pins in the *Device Comparison* section of the processor-specific data sheet. IOSETs are a grouping of signals specific to an interface that are timed as a set. The processor is timing closed using IOSETs. Any interface that contains IOSETs must select all interface signals from the same IOSET. Some interface signals can be shared over multiple IOSETs. The valid pin combinations are shown in the *SysConfig-PinMux* tool.

Refer below FAQ for information on Voltage conflict and IOSET:

# [FAQ] AM625 / AM623 / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - Queries related to SysConfig-PinMux IOSET and Voltage Conflict

# 5.3.4 RSVD Reserved Pins (Signals)

Pins named RSVD are Reserved. Leave the RSVD pins unconnected (no TP connected) as recommended in the data sheet.

Recommendations are to not connect any PCB trace or test points to RSVD pins.

For more information, see the [FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM620-Q1 Custom board hardware design – Connection recommendations for RSVD pins. The FAQ is generic and can also be used for AM64x and AM243x processor families.

# 5.3.5 Note on PADCONFIG Register

Many of the processor IOs support multiplexing of functions. The IO function is chosen from multiple functions. The list of functions available for each pad is enumerated in *SIGNAL NAME* column in the *Pin Attributes* table of the processor-specific data sheet.

The required function is selected via the MUXMODE field of the associated pad configuration register. The PADCFG\_CTRL0\_CFG0\_PADCONFIG0 to PADCFG\_CTRL0\_CFG0\_PADCONFIG171 registers control the signal multiplexing of IOs in the processor Main domain and MCU\_PADCFG\_CTRL0\_CFG0\_PADCONFIG0 to MCU\_PADCFG\_CTRL0\_CFG0\_PADCONFIG32 registers control the signal multiplexing of IOs in the processor MCU domain.

The *Pad Configuration Ball Names* table in the *Pad Configuration Registers* section of the processor-specific TRM summarizes the *Bit Field Reset Values* for all the PADCONFIG registers. Follow the notes listed at the end of the table while configuring the PADCONFIG registers. Never set the RXACTIVE bit without a valid logic state sourced to the pin that is associated with the respective PADCONFIG register. A floating input can damage the processor or affect reliability.

# 5.3.6 Processor IO (Signal) Isolation for Fail-Safe Operation

In case the processor and the attached devices or an additional host are powered by different power sources, signal isolation is recommended because most of the processor IOs are not fail-safe. The recommendations are to route the signals through a FET bus switch circuit designed to automatically isolate the two devices anytime the IO power is not valid for both devices. The FET bus switch and control logic are recommended to be powered from an always-on power supply and only enabled by an AND function of power good signals from different power sources.

# 5.3.7 References to Processor-Specific EVM or SK

When specific recommendations are not available in the processor-specific data sheet for implementation examples and values, see the processor-specific EVM or SK.

# 5.3.8 High-Speed Interface Design Guidelines

For detailed recommendations on USB2.0, USB3.0 and PCIe signals connection and routing, see *High-Speed Interface Layout Guidelines*. This document includes appropriate constraints or routing requirements that must be followed during custom board design.

For a USB interface, a common-mode choke can be added to improve the custom board performance when operating in harsh industrial environments. Adding a common-mode choke can reduce the signal amplitude and degrade performance. Add provisions to bypass the common-mode choke using  $0\Omega$  resistors. Consider adding external ESD protection based on application requirements.



# 5.3.9 Recommended Current Source or Sink for LVCMOS (GPIO) Outputs

The DC current outputs sourced need to remain less than the maximum  $I_{OH}$  and  $I_{OL}$  values defined to achieve the  $V_{OL}$  maximum and  $V_{OH}$  minimum values defined in the respective *Electrical Characteristics* table. The recommendation is to not source or sink currents above the limits defined in the processor-specific data sheet and preferred DC current source or sink is to be significantly less that the limits as to not increase thermal or other problems.

Switching high levels of current can create electrical noise that couples to other circuits and require additional decoupling capacitors on the respective IO power rail.

# 5.3.10 Connection of Slow Ramp Inputs or Capacitors to LVCMOS IOs (Inputs or Outputs)

LVCMOS inputs have slew rate requirements specified. TI does not recommend connecting the slow ramp signal directly to the LVCMOS inputs or capacitors at the LVCMOS inputs. When a slow ramp input is applied, CMOS input features shoot-through current that flows from VDD through the partially turned on P-channel transistor and the partially turned on N-channel transistor to VSS, when the input is at mid-supply. Accumulated exposure to slow ramps results in performance or reliability concerns.

LVCMOS output buffers are not designed to drive large capacitive loads. When LVCMOS type IOs are configured as the output and connected to the capacitor, follow the data sheet recommendations for capacitor values or add a series resistor to limit the IO output current or perform simulations.

# 5.3.11 Queries and Clarifications Related to Processor During Custom Board Design

For queries and clarifications related to processor selection, features, and guidelines, TI recommends using the E2E forum. Use E2E to ask questions or see related questions and previous answers.

# 5.3.12 Before Beginning the Design Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Review previous sections, including relevant application notes and FAQ links
- 2. Processor schematics symbol used on custom board schematic follows the ball name, pin numbers and IOSET grouping recommendations for specific peripherals per the corresponding processor data sheet *Pin Attributes* section
- 3. The required IO functions and PAD configuration are considered
- 4. Fail-safe operation and loading requirements for processor IOs are considered
- 5. Buffering of the processor IOs (outputs) based on the use case to drive higher load
- 6. Latest version of the selected EVM or SK design is referenced

# Additional

- 1. Refer to the relevant collateral on TI.com to minimize design errors and optimize design efforts.
- 2. Frequently check for the latest revision on TI.com for documents of interest.
- 3. Use E2E to seek clarification.

# 5.3.13 Device Recommendations

TI does not make device recommendations.

The recommendation is to follow the *DDR Electrical Characteristics* section of the data sheet for selection of DDR4/LPDDR4 memory.

The MMCSD host controller and PHY associated with the MMC0 are designed in compliance with the standard, as described in the data sheet and TRM.

The recommendation is to follow the *MMC0 - eMMC Interface* and *MMC1 - SD/SDIO Interface* sections of the data sheet when selecting the eMMC and SD card.



# **6 Processor Recommendations**

# 6.1 Common (Processor Start-Up) Connection

## 6.1.1 Power Supply

Follow the recommendations listed below:

- The power requirement for each of the supply rail varies based on the interfaces used and the operating environment.
- The current draw of processor supply rails is estimated using the *Power Estimation Tool (PET)*. If the supply rail powers the other on-board attached (peripheral) devices, include the maximum current draw of the devices.
- For power supply sizing and information on the maximum current rating for different supply rails, see the *AM64x Maximum Current Ratings*. Check the relevant processor product page for availability of updated document.
- Verify the output current ratings of the selected power architecture (including PMIC, DC/DC converters and LDOs) meet the maximum current requirements of processor and all attached devices. Add additional margins for design variances.
- Verify the recommended power supply sequence (power-up and power-down) is followed. For the recommended power sequencing requirements, refer to the *Power Supply Sequencing* section of processor-specific data sheet.

For processor recommended operating conditions, see [FAQ] AM625 / AM623 / AM62A / AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design – SOC ROC Recommended Operating Condition.

Here are some guidelines that needs to be considered when selecting or designing the processor power architecture:

- 1. Power supplies are configured to the required voltage level and are supplies are within the ROC
- 2. Power architecture follows the power-up and power-down sequence as specified in the processor data sheet
- 3. Power architecture meets the supply slew rate requirements specified in the processor data sheet
- 4. All the power supplies are available before the MCU\_PORz is released
- 5. Monitoring of all the supply rails. Ensure the supplies are enabled only after the voltages are below 0.3V (no residual voltage) after a power cycle
- 6. The delay between the power supply ramp and the MCU\_PORz high is as per the data sheet recommendations (9.5ms min)
- 7. MCU\_PORz input slew is as minimum as possible to avoid internal reset circuit glitch

Refer FAQ related to residual voltage and detection:

[FAQ] AM625 / AM623 / AM62A / AM62D-Q1 / AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design – Queries related to Residual Voltage and Detection



## 6.1.1.1 Supplies for Core and Peripherals

For proper operation, connect all power pins (balls) with the supply voltages recommended in the *Recommended Operating Conditions* section of the processor-specific data sheet. Power pins that have specific connectivity requirements are specified in the *Pin Connectivity Requirements* section of the processor-specific data sheet.

For the AM64x family of processors, core supply VDD\_CORE can be operated at 0.75V or 0.85V. When VDD\_CORE is operating at 0.75V, the recommendation is to ramp 0.75V before all 0.85V supplies. When VDD\_CORE is operating at 0.85V, VDD\_CORE and VDDR\_CORE are recommended to be powered from the same source (ramp together).

For the AM243x family of processors, VDD\_CORE is specified to operate only at 0.85V. VDD\_CORE and VDDR\_CORE are recommended to be powered from the same source (ramp together).

The recommendation is to always connect the VDDS\_OSC and VDDA\_MCU supplies.

Peripheral core supplies VDDA\_0P85\_SERDES0, VDDA\_0P85\_SERDES0\_C, VDDA\_0P85\_USB0 and VDDR\_CORE are specified to operate only at 0.85V.

Peripheral core supplies VDD\_MMC0 and VDD\_DLL\_MMC0 are specified to operate at 0.85V when MMC0 is used. Recommendation is to connect VDD\_MMC0 and VDD\_DLL\_MMC0 to the same power source as VDD\_CORE when MMC0 is not used.

The processor includes multiple analog supply pins that provide power to sensitive analog circuitry like VDDA\_MCU, VDDA\_PLLx [x = 0-2], VDDA\_1P8\_SERDES0, VDDA\_1P8\_USB0 and VDDA\_ADC0. Filtered (ferrite) power supplies are recommended. For more information, see the [FAQ] AM625 / AM623 Custom board hardware design – Ferrite (power supply filter) recommendations for SoC supply rails. The FAQ is generic and can also be used for AM64x and AM243x processor families.

For more information, see the *Recommended Operating Conditions* and *Power Supply Sequencing* sections of the processor-specific data sheet.

## Note

Powering the MCU domain and the Main domain independently is not an option. The processor family does not have separate MCU and Main power domains. All power rails need to be powered and sequenced as defined in the processor-specific data sheet. The concept of MCU and Main applies to internal device functions and processor domains.

## 6.1.1.1.1 Power Supply Ramp (Slew Rate) Requirements and Dynamic Voltage Scaling / Change

All power supplies associated with the processor must allow for controlled supply ramp (supply slew rate). For more information, see the Power Supply Slew Rate Requirements section of the processor-specific data sheet.

## The processor (families) does not support dynamic voltage scaling.

See [FAQ] AM625 / AM623 / AM62A / AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design – Dynamic Voltage Scaling for more information about dynamic voltage scaling (DVS) and dynamic frequency scaling (DFS).



#### 6.1.1.1.2 Processor Core and Peripheral Core Power Supply Checklist

## General

Review and verify the following for the custom schematic design:

- 1. Pin attributes, signal description, and electrical specifications
- 2. Above sections, including relevant application notes and FAQ links
- 3. Recommended voltages are applied to the core VDD power supply rails 0.75V or 0.85V
- 4. Refer Power-Up Sequencing Supply / Signal Assignments section of the processor-specific data sheet for sequencing the core supplies
- 5. The potential applied to VDDR\_CORE must never exceed the potential applied to VDD\_CORE +0.18V during power-up or power-down. The sequencing requires VDD\_CORE to ramp up before VDDR\_CORE and ramp down after VDDR\_CORE when VDD\_CORE is operating at 0.75V
- 6. Power VDD\_CORE and VDDR\_CORE from the same source to ramp together when the VDD\_CORE is operating at 0.85V
- 7. Connection of core supply when specific peripheral is not used as per pin connectivity requirements
- 8. Connection of SERDES0 core supply (VDDA\_0P85\_SERDES0, VDDA\_0P85\_SERDES0\_C) when SERDES0 is unused but boundary scan function is required, as per pin connectivity requirements
- 9. Connection of VDD\_MMC0 when eMMC is used or when eMMC is not used

## **Schematics Review**

Follow the below list for the custom schematic design:

- 1. Compare the implementation of the bulk and decoupling capacitors for all the supplies rails with EVM or SK schematics.
- 2. Ferrite filters are provided for peripheral core supplies (SERDES0, USB0) as per the EVM or SK schematics.
- 3. When peripherals are unused but the boundary scan function is required, ferrites and bulk capacitors are optional for peripheral core supplies.
- 4. Make sure the connected supply rails follow the recommended operating conditions.
- 5. Connection of VDD\_MMC0 to VDD\_CORE when eMMC is not used.

- 1. For all supply rails, place a  $0\Omega$  resistor or jumper for isolation or current measurement at the output of the supply rails
- 2. Changing the core voltage is not allowed after the device is released from reset. If the core supply is turned off, turn off and ramp down all power rails per the power-down sequence and wait until all supply rails decay below 300mV before turning on power again
- 3. When the USB driver is not initialized and the USB calibration procedure does not happen, connecting the supplies and leaving all of the USB pins for USB0 is acceptable. Grounding the USB supplies per pin connectivity requirements when USB0 interface is not used saves power when low power is a critical requirement.
- 4. Follow the processor-specific EVM or SK for implementation of ferrites and capacitors.
- 5. Dynamic voltage scaling (DVS) of the core supplies is not supported (not allowed or recommended).

# 6.1.1.1.3 Peripheral Analog Power Supply Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes and FAQ links
- 2. Pin attributes, signal description and electrical specifications
- 3. Recommended voltages are applied to the peripheral analog power supply rail 1.8V
- 4. Supply rail connections are based on the processor family: VDDS MMC0, VDDA MCU, VDDS OSC. VDDA PLL0, VDDA PLL1, VDDA PLL2, VDDA ADC0, VDDA 1P8 SERDES0, VDDA 1P8 USB, VDDA TEMP0, VDDA TEMP1, VMON 1P8 SOC, VMON 1P8 MCU
- 5. Supply rail VDDA 3P3 USB 3.3V analog supply connection for supporting USB2.0 interface, VDDA 3P3 SDIO for internal LDO input, VMON 3P3 SOC and VMON 3P3 MCU
- 6. Connection of peripheral analog supply when specific peripheral is not used as per pin connectivity requirements
- 7. Connection of SERDES0 IO supply (VDDA 1P8 SERDES0) when SERDES0 is unused but boundary scan function is required, as per pin connectivity requirements

# **Schematics Review**

Follow the below list for the custom schematic design:

- 1. Compare bulk and decoupling capacitor for all the supplies rails with EVM or SK schematics.
- 2. Ferrite filters are provided for peripheral analog supplies (SERDES0, PLL, USB (1.8V), MCU), as per the EVM or SK schematics.
- 3. When specific peripherals are not used and boundary scan function is required, ferrites and bulk capacitors are optional.
- 4. Make sure the supply rails are connected and follow the recommended operating conditions.

- 1. For all supply rails, use a  $0\Omega$  resistor or jumper for isolation or current measurements at the output of the supply. rails
- 2. When the USB driver is not initialized and the USB calibration procedure does not happen, connecting the supplies and leaving all of the USB pins for USB0 is acceptable. Grounding the USB supplies per pin connectivity requirements when USB0 interface is not used saves power when low power is a critical requirement.
- 3. Follow the processor-specific EVM or SK for implementation of ferrites and capacitors.
- 4. Dynamic voltage scaling (DVS) of the analog supplies is not supported (not allowed or recommended).





#### 6.1.1.2 Supply for IO Groups

The processor includes seven dual-voltage IO supply for IO groups (VDDSHVx [x = 0.5]) and IO supply for IO MCU (VDDSHV\_MCU), where each domain provides power supply to a fixed set of IOs. Each IO group is configured for 3.3V or 1.8V independently, which determines a common operating voltage for the entire set of IOs powered by the respective IO group power supply. Most of the processor IOs are not fail-safe. For information on fail-safe IOs, see the processor-specific data sheet. Power the IO supply of attached devices from the same power source as the respective processor dual-voltage IO supply for IO groups (VDDSHVx supply rail) to verify that the system never applies potential to an IO that is not powered. Taking care of fail-safe operation is recommended to protect the IOs of processor and attached devices.

Processor pads (pins) designated as CAP\_VDDSn [n = 0-5] and CAP\_VDDS\_MCU connect the external capacitor to the internal IO supply for IO group regulator when the IO supply groups connect to 3.3V supply (optional when IO groups supplies connect to 1.8V). A 1 $\mu$ F (connected between CAP\_VDDSn pins and VSS, see the processor-specific data sheet) capacitor is recommended. See the processor-specific data sheet for the recommended capacitor voltage rating and allowed capacitance range. When IO supply groups are connected to 3.3V, the steady state DC output, which is the voltage applied to VDDSHVx/2, is the voltage considered for capacitor DC bias effect derating.

A  $3.3\mu$ F (recommended tolerance is ± 20%) capacitor is recommended to be connected between the pin CAP\_VDDSHV\_MMC1 and VSS.

To minimize loop inductance requirements, place the capacitors on the back side of the PCB in the array of the BGA. Selection of capacitor voltage rating influences the capacitor package and size selection.

Select capacitor with ESR <  $1\Omega$  and keep the trace loop inductance < 2.5nH.

#### Note

Verify that a valid supply voltage for the VDDSHVx is present before applying inputs to the associated processor IOs or peripherals.

Connect the VDDSHVx supplies and associated CAP\_VDDSn (when IO supply connected is 3.3V, optional for 1.8V) capacitor irrespective of the usage of the processor IOs or peripherals.



# 6.1.1.2.1 Supply for IO Groups Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes and FAQ links
- 2. Pin attributes, signal description, and electrical specifications
- 3. Electrical characteristics and additional available information
- 4. A valid fixed supply source is connected to (VDDSHV\_MCU, VDDSHV0, VDDSHV1, VDDSHV2, VDDSHV3 and VDDSHV4) all the IO supply groups as per the ROC
- A valid supply (that can be dynamically changed) source is connected to VDDSHV5 as per the ROC. Connect CAP\_VDDSHV\_MMC1. When SD card interface is used and UHS-I speed is required. Connect to a valid supply 3.3V when SD card interface is used. When SD card interface is not used, connect to a valid IO supply
- 6. Slew rate requirements for IO supply rails are followed
- 7. Internal LDO output pins have the recommended capacitors connected (across pins CAP\_VDDSn, CAP\_VDDSHV\_MMC1 and VSS)
- 8. Power sequence recommendations according to the processor data sheet are followed.

# **Schematics Review**

Follow the below list for the custom schematic design:

- 1. Connection of the recommended capacitor to CAP\_VDDSn pins and VSS
- 2. CAP\_VDDSn capacitor package (use the smallest possible (0201 or greater package possible which is closest to 0201) package to minimize loop inductance)
- 3. Voltage rating of the capacitor selected for the capacitance value to be in the range 0.8 to 1.5µF for CAP\_VDDSn and 3.3µF +/- 20% for CAP\_VDDSHV\_MMC1 including aging, temperature and DC bias effect
- 4. All IO supply rails have a valid supply irrespective of the use of the IOs
- 5. Supply rails connected follow the ROC
- Each CAP\_VDDSn pin requires a separate 1µF capacitor connected with respect to VSS (ground). CAP\_VDDSHV\_MMC1 requires 3.3µF
- 7. Select CAP\_VDDSn capacitor <  $1\Omega$  ESR, keep the trace loop inductance to < 2.5nH
- 8. CAP\_VDDSHV\_MMC1 Number of caps used (use 1 or 2 in parallel) to minimize loop inductance

- 1. For all supply rails, use a  $0\Omega$  resistor or jumper for isolation or current measurement at the output of the supply rails.
- 2. When any of the VDDSHVx power rails are sourced from the 3.3V supply, all IOs referenced to the VDDSHVx must operate at 3.3V IO level. If a VDDSHVx power rail is sourced from a 1.8V supply, all IOs referenced to the VDDSHVx must operate at 1.8V IO level.
- 3. Some interfaces span multiple VDDSHVx, for example GPMC. When using one of the interfaces, all VDDSHVx domains supporting a specific interface need to share the same voltage source.
- 4. Most processor IOs are not fail-safe. Applying input voltage to the IOs while the corresponding VDDSHVx supply is off is not allowed or recommended.
- 5. Verify all IO pins on each VDDSHVx (or VDDSHV\_MCU) only connects to a single voltage level.
- 6. Follow the processor-specific EVM or SK for implementation of ferrites and capacitors.
- 7. Leaving VDDSHV5 rail unconnected is not recommended. Connect the power pins to either 1.8V or 3.3V, depending on the use case.

## 6.1.1.3 Supply for VPP (eFuse ROM Programming)

An important requirement is for the processor VPP (eFuse ROM programming supply) to remain within the ROC range during eFuse programming. An LDO powered from a higher input voltage supply (2.5V or 3.3V) is recommended to compensate for the voltage drop through the series pass transistor and maintain the correct operating voltage during high load current transients. Local bulk capacitors are recommended near the processor VPP pin to support the LDO transient response.

Powering VPP from a supply rail with a  $\pm$ 5% variation, or using a load switch or FET can be problematic due to high load current transients and the requirement for the VPP power rail to match the supply range. Load switch or FET topology does not account for the voltage drop going through the load switch. The load switch can be an option if the board designer uses power source with smaller variation, such that the supply variation combined with the voltage drop through the load switch never exceeds the VPP recommended operating range.

For more information, see [FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM620-Q1 Custom board hardware design – Queries regarding VPP eFuse programming power supply selection and application. The FAQ is generic and can also be used for AM64x and AM243x processor families.



# 6.1.1.3.1 VPP Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes and FAQ links
- 2. Pin attributes, signal description and electrical specifications
- 3. Electrical characteristics and additional available information
- 4. Implementation of on-board supply or provision provided to connect external supply
- 5. An LDO is recommended (use of FET switch or load switch is not allowed or recommended)
- 6. Select an onboard LDO that supports a minimum of 400mA current, has excellent load current transient response, and quick output discharge (active discharge)
- 7. Required bulk and bypass capacitors are provided (follow EVM or SK schematics)
- 8. Onboard LDO has provision to be enabled by processor IO
- 9. When external supply is connected, add bulk and decoupling capacitor provision on the processor board near to the processor VPP pin and provided a TP to connect the external supply
- 10. External supply follows the recommended power sequence and slew rate requirements as per the data sheet
- 11. The external supply timing is controlled by the processor IO
- 12. Leave the processor VPP supply pin floating (HiZ) or grounded during power-up sequences, power-down sequences, and normal device operation

# **Schematics Review**

Follow the below list for the custom schematic design:

- 1. A dedicated LDO or PMIC output is used
- 2. Nominal voltage connected to VPP is 1.8V and supports current requirements as per data sheet requirements
- 3. Selected LDO specifications including load current transient response is similar to the LDO used on the EVM or SK schematics
- 4. Processor IO is used to control the EN of the LDO and the required pull is provided
- 5. Verify the if EN pull holds the LDO is in off-state during power cycling
- 6. When an adjustable LDO is used, verify the output voltage configuration, output voltage slew and use of over voltage protection
- 7. A series resistor is provided to isolate the processor VPP supply from the LDO output for testing the timing or LDO output
- 8. Make sure that the connected supply rails follows the processor recommended operating conditions.

- 1. Always provide provision on the processor board to connect VPP supply (On-board or external supply).
- 2. Select an LDO with fast transient response and connect LDO output to the processor VPP pin with a low loop inductance path to source the high transient load current, where the VPP pin never drops below the minimum operating voltage.
- 3. Enable the VPP only during eFuse programming. Connecting the VPP supply to a continuous 1.8V supply rail is not a allowed or recommended or supported option.
- 4. Due to the transient load current requirement during eFuse programming, using load switch or FET switch is not a recommended approach. A load switch or FET switch is likely to have too much voltage drop that is not compensated when using an LDO.
- 5. If the use case requires use of load switch or FET switch, characterize the board by measuring the voltage on the processor VPP pin during programming and verify supply never drops below the ROC minimum limit. Several variables in the path of VPP can cause the supply to be out of the ROC when using load switch or FET and must be without characterized before implementing. Check or test if the load switch or FET switch violates the maximum VPP supply slew rate limit of 6000V per second as defined in the data sheet.



#### 6.1.1.4 Additional Information

Placement of  $0\Omega$  resistors (shunt) or a jumper in line with the core supply and other supply rails are recommended for initial PCB prototype builds. Placement of  $0\Omega$  resistors (shunt) or a jumper helps during board bring-up and debug to isolate the supply or for current measurement. Shunt resistors are used to measure the supply rail currents in EVM or SK.

Verify the effect of adding  $0\Omega$  resistor provisions on the custom board performance.

# 6.1.2 Capacitors for Supply Rails

Perform a PDN analysis, verifying that the required number of decoupling and bulk capacitors are provided for all power supply rails, including dual-voltage IO supply for IO group supply rails.

Place the decoupling capacitors as close as possible to the supply pins. Larger bulk capacitors can be placed further away.

Use low-ESL capacitors and mount the capacitors with the shortest possible traces to minimize the mounting inductance. For more information, see *Sitara Processor Power Distribution Networks: Implementation and Analysis*.

Use the bulk and decoupling capacitors values from the EVM or SK as a reference when PDN analysis is not performed or results are not available. For filtered (ferrite) power supplies implementation, follow the processor-specific EVM or SK.

Use feedthrough (3-terminal) capacitors (used on the SK-AM64B starter kit) to optimize the number of capacitors used. Using 3-terminal capacitors minimizes the loop inductance and can optimize processor performance, including DDR performance.

## 6.1.2.1 Additional Information

When the processor peripherals (Analog-to-Digital Converter (ADC0), DDR Subsystem (DDRSS0), MMC0, SERDES0 and USB0) are not used, the supplies (core, analog) associated with the peripherals have specific connectivity requirements. For more information, see the *Pin Connectivity Requirements* section of the processor-specific data sheet. Power supply filter (ferrite) and capacitors (bulk) can be optimized.

## 6.1.2.2 Capacitors for Supply Rails Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes and FAQ links.
- 2. Pin attributes, signal description and electrical specifications.
- 3. Use of low ESL capacitors and 3-terminal capacitors connected with short traces to minimize the board loop inductance.
- 4. Voltage rating of the capacitors used (> twice the worst-case applied voltage is a commonly used guideline).

# Schematic Review

Follow the below list for the custom schematic design:

- 1. Compare the capacitors used for all the supply rails with EVM or SK schematics.
- 2. Verify each of the power rail pins have a decoupling capacitor and each of the supply rail group has a bulk capacitor.



- 1. Power supply decoupling is adequate. All processor power rails use both bulk and high frequency decoupling capacitors. The critical power domains that require the most attentions are the low voltage, high current domains (VDD\_CORE, VDDR\_CORE).
- 2. As a starting point, the recommendation is to follow the validated EVM or SK decoupling strategy.
- 3. Deviations are not recommended without performing static and dynamic PDN analysis to verify that the Reff, Cap LL, and Impedance targets are met.
- 4. In some situations, the SK uses 3-terminal capacitors, due to low inductance packaging and performance. Ensure the 3-terminal capacitors connections in the SK schematics are not implemented as an in-line or filter component.
- 5. Show the connections of the capacitor near to the relevant pin for ease of placement and routing.



# 6.1.3 Processor Clock

#### 6.1.3.1 Clock Inputs

## 6.1.3.1.1 High Frequency Oscillator (MCU\_OSC0\_XI/ MCU\_OSC0\_XO)

For processor operation, select a crystal as the clock source or a 1.8V LVCMOS square-wave digital clock source.

A 25MHz external crystal connected to the internal high frequency oscillator (MCU\_HFOSC0) is the clock source for the internal reference clock HFOSC0\_CLKOUT.

Placed the discrete components used to implement the crystal oscillator circuit as close as possible to the MCU\_OSC0\_XI and MCU\_OSC0\_XO pins. For the crystal, follow the MCU\_OSC0 Crystal Circuit Requirements table of the processor-specific data sheet when choosing the load capacitors.

When a 1.8V LVCMOS square-wave digital clock source is used, connect the XO pin on the processor according to the processor-specific data sheet recommendations.

For information on clock selection, see [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 Custom board hardware design – Queries Regarding Crystal Selection.

Refer to *[FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM620-Q1 Custom Board Hardware Design – Queries Regarding MCU\_OSC0 Start-up Time*. The FAQ is generic and can also be used for AM64x and AM243x processor families.

#### Note

25MHz is the only crystal frequency that is currently supported. See the processor-specific data sheet for more details on the recommended crystal parameters.

The next revision of the data sheet includes LVCMOS clock requirements as part of the *MCU\_OSCO LVCMOS Digital Clock Source* section. Refer *Section 3.1* of the application note.

AM62Px processor data sheet as a reference for LVCMOS clock requirements, see the *MCU\_OSC0 LVCMOS Digital Clock Source, MCU\_OSC0 LVCMOS Digital Clock Source Requirements* section of the data sheet.

## 6.1.3.1.2 EXT\_REFCLK1 (External Clock Input to Main Domain)

EXT\_REFCLK1 pin is routed to clock multiplexers as a selectable input clock source to the Timer modules (DMTIMER/WDT), DMTIMER in Security Subsystem (SMS), MCAN, and CPTS (Time Stamping Module). The EXT\_REFCLK1 is an option for when an application requires a specific clock frequency to be fed to the timer modules. An example of the application is time synchronization or for clock quality reasons.

When EXT\_REFCLK1 is used as a clock source, depending on the availability of external clock, a pulldown is required.

#### 6.1.3.1.3 Additional Information

MCU\_OSC0\_XI / MCU\_OSC0\_XO has specific routing requirements. See the *Clock Routing Guidelines* section of the processor-specific data sheet for more information.

# TEXAS INSTRUMENTS www.ti.com

# 6.1.3.1.4 Clock Input Checklist - MCU\_OSC0

# General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes and FAQ links.
- 2. Pin attributes, signal description, and electrical specifications.
- 3. Electrical characteristics, timing parameters, and any additional available information.
- 4. Selection of processor clock input source, either crystal or oscillator
- 5. 25MHz is the clock input frequency currently supported, refer processor-specific data sheet for supported clock input frequency.
- 6. Selection of crystal load capacitor versus data sheet recommendations.
- 7. PCB capacitance for MCU\_OSC0 is included in the calculation of crystal load capacitance value.
- 8. When oscillator is used, add a decoupling capacitor and bulk capacitor near to the oscillator supply pin.

# Schematic Review

Follow the below for the custom schematic design:

- 1. Connection of 25MHz MCU\_OSC0 clock is mandatory.
- 2. Connections of the crystal circuit (MCU\_OSC0), as per the data sheet recommendations.
- 3. Direct connection of crystal without series or parallel resistor.
- 4. Selection of crystal load and load capacitance including around 4pF board capacitance.
- 5. Load capacitor is recommended to be twice the crystal load, including board capacitance.
- 6. Connection of XO when external oscillator is used, ground XO.

- 1. Refer to the Applications, Implementation, and Layout section of the data sheet for clock routing guidelines.
- 2. Select crystal and load capacitor such that the load capacitor value can be a standard value.
- 3. Connect the 25MHz crystal directly to the processor XI and XO pins, no series or parallel resistors are recommended. The internal oscillator implements Automatic Gain Control (AGC) for amplitude control.
- 4. The processor is validated only with a 25MHz (only frequency currently supported) clock source.
- 5. Processor-specific data sheet shows that MCU\_OSC0 does not start until the core voltage ramps because there are some cases where the oscillator does not start until VDD\_CORE ramps. In most cases the oscillator start when VDDS\_OSC ramps, although oscillator start when VDDS\_OSC ramps is not always be the case. The oscillator start-up diagram in the data sheet shows the maximum start-up time, which includes the case where the delay is based on VDD\_CORE is valid.
- 6. Recommendation is to retain the HFOSC0 registers in a default state.
- 7. See the processor-specific data sheet to select the crystal circuit components.



## 6.1.3.2 Clock Output

IO pin named CLKOUT0 can be configured as clock output. The clock output can be used as clock source for the attached devices (Ex: Ethernet PHY).

PADCONFIG53 and PADCONFIG157 can be configured for MUX MODE 5 at the same time, which will source CLKOUT0 to pins U13 and A19 at the same time. Each AM64x pin has its own IO buffer and the signal multiplexing is done on the processor side of the IO buffer. Therefore, the clock output configuration is not expected to encounter any signal integrity issues due to sourcing CLKOUT0 to both pins.

#### 6.1.3.2.1 Clock Output Checklist

## General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes and FAQ links
- 2. Pin attributes, signal description, and electrical specifications

# **Schematic Review**

Follow the list below for the custom schematic design:

- 1. Connection of the clock output to single or multiple loads. When connected to multiple inputs (loads), each of the inputs are recommended to be connected through a buffer.
- 2. Required pulls are provided close to the clock input of the attached device.

## Additional

1. CLKOUT0: EXT\_REFCLK1 is used as CLKOUT0. Always connect a clock signal point-to-point, without any branches. When connecting CLKOUT0 to multiple clock inputs, use a buffer (with one input and multiple outputs or individual buffers based on the use case).



# 6.1.4 Processor Reset

## 6.1.4.1 External Reset Inputs

MCU\_PORz is the external MCU domain cold reset input to the processor. The recommendation is to hold the MCU\_PORz pulled low during the supply ramp and oscillator start-up. Follow the recommended MCU\_PORz timing in the *Power-Up Sequencing* diagram of the processor-specific data sheet.

For the MCU\_PORz (3.3V tolerant, fail-safe input), applying a 3.3V input is acceptable. The input thresholds are a function of the 1.8V IO supply voltage (VDDS\_OSC).

Slow rising reset signal causes internal processor reset circuit to glitch. Use a fast rise time discrete push-pull output buffer as MCU\_PORz input and add a capacitor (22pF) filter provision.

When PMIC is used, connect the output through push-pull output type logic gate or discrete buffer (with fast rise time) as an MCU\_PORz input, rather than a slow rising open-drain output (can glitch the internal reset circuit).

Provision to connect a filter capacitor at the MCU\_PORz input is recommended. The capacitor value and mounting is use-case dependent. Verify the capacitor value does not cause the LVCMOS input to violate the slew rate requirements or glitch internally due to slow ramp.

Not connecting a valid input to MCU\_PORz is not a recommended use case and can cause unpredictable and random behavior. Due to the device not going through a valid reset, internal circuits is in random (undefined) states.

Connect external warm reset inputs MCU\_RESETz and RESET\_REQz as per the *Pin Connectivity Requirements* section of the processor-specific data sheet. Warm reset inputs (LVCMOS inputs) have input slew rate requirements specified. Connecting a capacitor directly at the input is not recommended due to the slow ramp input. A schmitt trigger-based debouncing circuit is recommended. For implementing the debouncing logic, see the processor-specific EVM or SK schematic.

## 6.1.4.2 Reset Status Outputs

PORz\_OUT is the main domain POR (cold reset) status output, RESETSTATz is the main domain warm reset status output, and MCU\_RESETSTATz is the MCU domain warm reset status output.

When reset status outputs PORz\_OUT, MCU\_RESETSTATz and RESETSTATz are used to drive the attached device reset inputs (/reset), pulldowns are recommended for reset status outputs to assert the reset (hold the attached devices in reset) to the attached devices during power-up and reset.

#### Note

An external pulldown holds the attached device reset inputs low, in use cases where none of the attached devices have internal pullups. In cases where an attached device has an internal pullup, the reset signal is pulled to a mid-supply voltage. Verify specific use-case and add pulldown on the reset status outputs.

RESETSTATz can be used to reset on-board memories or peripherals with reset functionality (eMMC, OSPI, or EPHY) or SD Card power switch. The PORz\_OUT can be used to latch the hardware strap configurations during reset including latching the Ethernet PHY strap configurations.

Connect the reset status outputs to a test point for testing or future enhancements when not used. Optionally a pulldown can be provided and be a DNI.

# 6.1.4.3 Additional Information

The BOOTMODE00..15 inputs that are used to configure the processor boot mode need to be held in a known state to select the appropriate boot mode configuration as defined in the processor-specific TRM, until the boot mode configuration is latched during the rising edge of the PORz\_OUT.



## 6.1.4.4 Processor Reset Input Checklist

## General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes and FAQ links
- 2. Pin attributes, signal description, and electrical specifications
- 3. Electrical characteristics, timing parameters, and any additional available information
- 4. The processor is required to restart (release reset) only after the voltages are below 0.3V after power-down
- 5. Reset input is asserted (low) while the processor supplies are ramping up or ramping down
- 6. MCU\_PORz (POR) input is 3.3V tolerant and fail-safe. The threshold follows the VDDS\_OSC IO level
- 7. IO level of warm reset for MCU and main domains RESET\_REQz (VDDSHV0), MCU\_RESETz (VDDSHV MCU) matches the IO supply for IO group supply (1.8V or 3.3V)
- 8. Reset inputs follow the slew rate requirements (FS RESET, LVCMOS)
- 9. Slew rate when open-drain output is connected (connecting through discrete push-pull output buffer is recommended) directly to the reset input
- 10. Follow reset requirements including slew rate and MCU\_PORz hold time when using a non-TI power architecture is used

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Cold and warm reset inputs slew rate requirements are considered
- 2. Cold reset input (MCU\_PORz) deassertion hold time (MCU\_PORz input delay after all the supplies ramp, 9.5ms minimum) after all supplies ramps are provided as per the data sheet requirement
- 3. Provision for filter capacitor is provided at the input of the reset inputs (add 22pF (place holder) capacitor as a filter option and DNI)
- 4. Connection of reset inputs when not used as per pin connectivity requirements
- 5. Connection of push button warm reset inputs through debouncing circuit (Schmitt trigger buffer output based)

- 1. MCU\_PORz input has slew rate requirements specified. When connecting PMIC\_POWERGOOD (opendrain output) to MCU\_PORz is the only available option, adjust the pullup to optimize the rise time (< 200ns).
- 2. MCU\_PORz is a fail-safe input and 3.3V tolerant.
- 3. Connect the output from a discrete push-pull output buffer (fast rise time) as MCU\_PORz input rather than slow rising open-drain output.
- 4. Not connecting a valid MCU\_PORz causes unpredictable and random behavior, since processor does not get a valid reset input and the internal circuits are in random states. Slow ramp reset input causes internal processor reset circuit to glitch.
- 5. LVCMOS inputs have slew rate requirements specified. A schmitt trigger based debouncing circuit is recommended for the slow ramp push button RC connected to the processor warm reset inputs. Schmitt trigger based debouncing circuit is recommended when using a push button or an RC reset.
- 6. Provision for external ESD protection for manual reset input added near to the reset signal.
- 7. Fail-safe operation when connected to external reset inputs. Applying an external input before supply ramps causes voltage feed and affects the processor performance.

# 6.1.4.5 Processor Reset Status Output Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes and FAQ links
- 2. Pin attributes, signal descriptions, and electrical specifications
- 3. Electrical characteristics, timing parameters, and any additional available information
- 4. PORz OUT is used as input to latch the processor boot mode configuration or attached device strap configuration during reset
- 5. RESETSTATz output is used for resetting the attached devices that requires a reset when the processor undergoes any type of global reset (cold or warm)
- 6. IO level compatibility between the processor reset status output and attached device reset input (can cause residual voltage affecting performance)

**IEXAS** 

STRUMENTS

www.ti.com

7. Loading of the reset status output (capacitor > 22pF (place holder) connected directly to the output)

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. RESETSTATz, MCU\_RESETSTATz and PORz\_OUT have pulldown to hold the attached devices in reset during supply ramp and reset
- 2. Connection of capacitor directly on the reset output near to the reset input of the attached device (capacitor > 22pF). Perform simulation to use higher value capacitor

# Additional

External ESD protection for the reset status outputs when connected to carrier board or external connector



# 6.1.5 Configuration of Boot Modes for Processors

Boot mode inputs do not have internal pullup or pulldown resistors that are active during processor reset. The recommendation is to connect external pullups or pulldowns to set the required boot mode.

When dip switches are used, use a resistor divider ratio of  $470\Omega$  (pullup) and  $47k\Omega$  (pulldown) for improved noise performance.

When the boot mode is configured using only resistors, a standard resistor (same value for pullup and pulldown) value. As an example a  $10k\Omega$  or similar resistor can be used since either the pullup or pulldown is populated.

The recommendation is to connect pullup or pulldowns to boot mode pins marked as reserved or not used.

BOOTMODE 14 and BOOTMODE 15 pins are reserved for AM64x and AM243x processor families.

Add provision for pullup and pulldown for all the boot mode pins that have configuration capability for debugging, design flexibility, and future enhancement. Populate either pullup or pulldown for each boot mode pins. Direct connection of boot mode pins to ground or IO supply rail is not recommended or allowed since IOs have alternate configuration and, intentionally or unintentionally, are configured as output by the software.

Consider that the boot mode input pins are not fail-safe when boot mode configurations are driven from an external input or a base board.

Based on the application requirement, a buffer that is driven only when reset (MCU\_PORz) is asserted (low) is used to present the boot configuration to the processor.

If the boot mode pins are configured as an output during normal operation, a series resistor (approximately  $1k\Omega$ ) is recommended at the output of the buffers. For more information, see the processor-specific EVM or SK for implementation.

## 6.1.5.1 Processor Boot Mode Inputs Isolation Buffers Use Case and Optimization

In the EVM or SK, the boot mode pins BOOTMODE [15:00] are asserted through two isolation buffers. The buffers verify that the SYSBOOT pulls (boot mode configured using resistors) control the IO level of the signals when the boot mode signals are latched (around the PORz\_OUT rising edge) by the processor. Since boot mode signals are used for other functions after processor boot and are connected to attached devices or peripherals. The boot mode configuration resistors are isolated from other connected peripherals so that the other connected peripherals do not conflict with the intended boot mode configuration (IO levels).

The buffers are enabled when PORz\_OUT is driven low by the processor. Once PORz\_OUT is asserted, the buffer outputs are Hi-Z so the signals are not pulled or influenced by the boot mode resistors.

For optimizing the design (including BOM), the buffers can be optimized or deleted depending on the use case. The boot mode pull resistors value are selectable so that the resistors do not affect the operation of attach devices.

## 6.1.5.2 Boot Mode Selection

For configuring the required processor boot mode, see the *ROM Code Boot Modes* table in the *Initialization* chapter of the processor-specific TRM.

#### 6.1.5.2.1 Notes on USB Boot Mode

USB0 interface supports USB DFU boot mode. When the USB0 is configured for device firmware upgrade (DFU) boot mode. Permanent or switched 3.3V supply is not recommended to connect directly to the USB0\_VBUS pin. Connecting a permanent supply is not recommended (equivalent to the divider value) to the USB0\_VBUS pin since connection of supply without resistor divider violate fail-safe operation.

A 5V supply from the host (switched) connected through the USB connector is recommended to connect to USB0\_VBUS pin through the resistor voltage divider, as per the processor-specific data sheet recommendations. The zener diode can be deleted and the two resistors can combined to a  $20k\Omega$  resistor for the USB VBUS Detect Voltage Divider, Clamp Circuit if the custom board design does not apply a VBUS potential > 5.5V, and the supply is on-board.



## 6.1.5.3 Boot Mode Implementation Approaches

Below FAQs captures the boot mode implementation approach when boot mode buffers are used and unused.

# [FAQ] AM625 / AM623 / AM644x / AM243x / AM62A / AM62P - Boot Mode Implementation with Buffers

# [FAQ] AM625 / AM623 / AM644x / AM243x / AM62A / AM62P - Boot Mode Implementation without Buffers

## 6.1.5.4 Additional Information

When external inputs drive the boot mode configuration, the recommendation is to stabilize the boot mode configuration inputs before the processor MCU\_PORz (cold reset) is released.

When using an Ethernet boot and a Reduced Gigabit Media Independent Interface (RGMII), implement an EPHY into the design that starts RGMII\_ID mode on the EPHY RX data path and disables RGMII\_ID mode on the TDn data path (the processor implements RGMII\_ID on the TDn outputs). Processor ROM does not enable or disable RGMII\_ID mode on attached EPHYs programmatically. Typically, RGMII\_ID setting is accomplished via pin strapping on the EPHY.

Select a EPHY with the capability to set the RGMII internal delay through a pin strap, see the processor-specific EVM or SK. For more information, see the advisory *i2329 MDIO: MDIO interface corruption (CPSW and PRU-ICSS)* of the processor-specific silicon errata.

## 6.1.5.5 Configuration of Boot Modes (for Processor) Checklist

## General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes and FAQ links
- 2. Pin attributes, signal description, and electrical specifications
- 3. Electrical characteristics and any additional available information
- 4. All BOOTMODE pins have external pulls or a circuit to drive the required boot mode. Leaving any of the boot mode inputs unconnected is not recommended or allowed
- 5. Connecting the boot mode inputs directly to supply or VSS is not recommended. Shorting of multiple boot mode inputs together and connecting a common resistor is not recommended. (Board designers can have problems with the firmware configuration, where the LVCMOS GPIOs that are intended as inputs are mistakenly configured as outputs, driving a logic high signal instead of remaining in a high-impedance state).
- 6. Boot mode inputs are connected to the processor using resistor divider or through buffers as per the EVM or SK implementation
- 7. Boot mode configuration using dip switches or resistors. When only resistors are used, a resistor divider is optional. A pullup or pulldown can be used
- 8. IO compatibility (1.8V or 3.3V referenced to VDDSHV3; boot mode inputs are not fail-safe)
- 9. The boot mode inputs are stable before cold reset status output is pulled high
- 10. Boot mode pins connected to alternate functions through  $0\Omega$  for isolation or testing

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Use a common resistor value ( $10k\Omega$  or similar) when dip switch is not used for boot mode configuration.
- 2. Use  $470\Omega$  and  $47k\Omega$  resistors when dip switches are used to configure the boot.
- 3. Series resistor  $1k\Omega$  is used at the output of the buffer when boot mode is implemented with buffers or driven by external control signals
- 4. Boot mode configuration for PLL clock, primary and secondary boot



# Additional

- 1. BOOTMODE pins do not have internal pullup or pulldown resistors that are active during power reset.
- 2. For early designs, recommend that all boot mode pins are brought out to an optional PU/PD pair with pop and no-pop options, depending on the required boot mode. See processor-specific TRM for complete boot mode definitions.
- 3. Boot values are latched at the release of power-on reset. If the boot mode pins are reconfigured for alternate function during operation, boot mode pins must be released or set back to the proper configuration to select the boot mode whenever the device enters the power-on reset state. Boot mode configuration specifically is a concern if signal is driven from external peripheral.
- 4. Add external ESD protection in case the boot mode switches are configured in an uncontrolled environment.
- 5. Boot mode inputs are not fail-safe. No input can be applied before the processor IO supplies ramp. Applying an external input before supply ramps can cause voltage feed and can affect the custom board functions.
- 6. Boot mode buffers are optional and are provided on the EVM or SK for test automation.
- 7. When using buffers or logic gates to configure the boot mode, verify the device used has OE (output enable feature).

# 6.2 Board Debug Using JTAG and EMU



# 6.2.1 JTAG and EMU Used

The recommendation is to connect the JTAG (TDI, TCK, TMS and TRSTn) and EMU (EMU0 and EMU1) signals as per the *Pin Connectivity Requirements* section of the processor-specific data sheet.

Optionally, connect a series resistor  $(22\Omega)$  on the TDO (close to processor) signal for matching buffer impedance. The recommendation is to add external ESD protection for all JTAG and EMU signals when the signals interface to external connector. EMU 0/1 signals support boot sequence debug after cold reset (MCU\_PORz).

Pullup for TDO is optional and depends on the debugger used.

Refer to the On-Chip Debug chapter of the processor-specific TRM.

For more information, see the below FAQs:

[FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM620-Q1 / AM62A7 / AM62A3 / AM62P / AM62P-Q1/ AM6442 / AM2432 Custom board hardware design – JTAG

# [FAQ] AM625: JTAG Pulldown/Pullup

# 6.2.2 JTAG and EMU Not Used

For connecting the JTAG and EMU signals, refer to the *Pin Connectivity Requirements* section of the processor-specific data sheet.

During custom board design, TI recommends provisioning at least a minimal JTAG port including EMU0/1 connected to test points or a header footprint to support early prototype debugging. JTAG components can be DNI in the production version of the board. Also, provide provision to add recommended pulls per the *Pin Connectivity Requirements* section, and external ESD protection.

# 6.2.3 Additional Information

Buffering of clock and signals are recommended whenever the JTAG interface connects to more than one attached device. Buffering of clock is recommended even for single device implementations. For implementation, see the processor-specific EVM or SK.

If trace operation is used, connect TRC\_DATAn signals directly to the emulation connector. All TRC\_DATAn signals are pin-MUXed with other signals. Use either trace functionality or a GPMC interface. Short and skew matched connections (board trace) for TRC\_DATAn signals are used for trace functionality. The trace signals are referenced to VDDSHV3, and can be at a different supply voltage from the other JTAG signals. For additional recommendations on TRC/EMU design and layout, see the *Emulation and Trace Headers Technical Reference Manual*. A summary is available in the *XDS Target Connection Guide*.

If boundary scan is used, connect EMU0 and EMU1 pins directly to the JTAG connector.

For proper implementation of the JTAG interface, see the *Emulation and Trace Headers Technical Reference Manual* and the *XDS Target Connection Guide*.

# 6.2.4 Board Debug Using JTAG and EMU Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes and FAQ links
- 2. Pin attributes, signal descriptions, and electrical specifications
- 3. Electrical characteristics, timing parameters, and any additional available information
- 4. JTAG signals IO compatibility (IO supply referenced to VDDSHV\_MCU)
- 5. Connection of the required pulls as per the pin connectivity requirements near to the processor JTAG pins

# Schematic Review

Follow the below list for the custom schematic design:



- 1. Connection of supply voltage to the JTAG connector including filter capacitor (connect the voltage source that connects to VDDSHV\_MCU)
- 2. Pullup and pulldown values (use  $47k\Omega$  or  $10k\Omega$ )

# Additional

- TI recommends that all custom board designs contain at least a minimal JTAG port connection to test points or header for early prototype debugging. The minimum connections are TCK, TMS, TDI, TDO and TRSTn. If desired, delete JTAG routes and component footprints (except the pulldown on TRSTn and the pullups on TMS and TCK) in the production version of the board.
- 2. Provision to configure EMU0 and EMU1 signals is recommended.
- 3. If trace operation is needed, the TRC\_DATAn signals must connect to the emulation connector. All TRC\_DATAn signals are pin-muxed with other signals. If the trace connections are needed, do not use other muxed interfaces on the pins. Use short and shew matched routes for TRC\_DATAn signals. Trace signals are on a separate power domain and can be at a different voltage from the other JTAG signals.
- 4. Provision for external ESD protection. Populate when JTAG interface is used.
- 5. Verify fail-safe operation when connected to external signals. Applying an external input before supply ramps can cause voltage feed and can affect the custom board functions.



# 7 Processor Peripherals

# 7.1 Power Supply Connections for IO Groups

Each dual-voltage IO supply for IO group (VDDSHVx (x = 0.5) and VDDSHV\_MCU) provides power supply to a fixed set of IOs (peripherals). Connect a 3.3V or 1.8V supply voltage to each of the dual-voltage IO supply for IO groups.

VDDSHV5 is designed to support power-up, power-down, or dynamic voltage change without any dependency on other power rails. Dynamic voltage change capability is required to support UHS-I SD cards.

SDIO or LVCMOS type IO buffers are implemented for processor IOs. The IO supply requirements depends on the IO buffer type.

Based on the selected memory type (DDR4 or LPDDR4), DDR PHY IO supply and DDR clock IO supply as per the ROC are connected.

# 7.1.1 Supply Connections for IO Groups Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes and FAQ links
- 2. Pin connectivity requirements, pin attributes, and signal description
- 3. Standards referenced in the electrical characteristics including recommended operating conditions and any additional available information
- 4. IO buffer type implemented and the allowed supply configuration (LVCMOS fixed (1.8V/3.3V) or SDIO dynamic voltage change)
- 5. Connection of valid supply to all the IO supply for IO groups (VDDSHVx and VDDSHV\_MCU)
- 6. Sequencing of the IO supply
- 7. 3.3V IO supply connection
- 8. Connection of processor DDRSS IO supplies (PHY IO and Clock IO) based on the selected memory

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Attached device IO supply and the IO supply for IO group referenced by the interface signals are connected to the same supply source
- 2. Pullups are connected to the same supply rail that is connected to the processor VDDSHVx and attached device
- 3. Connecting the 3.3V supply connected to the PMIC input directly to the IO supply for IO groups VDDSHVx is not recommended because the IO supply is available for an undefined time in case the PMIC does not start-up and generate the other processor supply rails

# Additional

- 1. Note the power sequencing requirements based on the IO supply rail voltage level used
- 2. Dynamic voltage change are supported by VDDSHV5
- 3. Dynamic voltage change of the IO supply for IO groups referenced to LVCMOS IO buffers are not recommended or allowed (VDDSHV0-4 and VDDSHV\_MCU)



# 7.2 Memory Interface (DDRSS (DDR4/LPDDR4), MMCSD (eMMC/SD/SDIO), OSPI/QSPI and GPMC)

# 7.2.1 DDR Subsystem (DDRSS)

The processor supports a DDR4 or LPDDR4 interface.

See the following FAQ:

[FAQ] AM625 / AM623 / AM62A / AM62P Design Recommendations / Commonly Observed Errors during Custom board hardware design – DDR4 / LPDDR4 MEMORY Interface

#### 7.2.1.1 DDR4 SDRAM (Double Data Rate 4 Synchronous Dynamic Random-Access Memory)

For implementation guidelines and routing topology, see the *AM64x / AM243x DDR Board Design and Layout Guidelines*.

For updated information including board design simulations, see *AM62x DDR Board Design and Layout Guidelines*. The DDRSS implementation is similar to AM62x and the design guide can be referenced.

## 7.2.1.1.1 Memory Interface Configuration

The permitted memory configurations are 1 × 16-bit or 2 × 8-bit.

1 × 8-bit memory configuration is not a valid configuration.

Verify the connection of the DDRSS Bank Groups (DDR0\_BG0, DDR0\_BG1) based on the selected memory size.

Verify connection of DDRSS Chip Selects (DDR0\_CS0\_n, DDR0\_CS1\_n) based on memory selection (single-rank or dual-rank).

## 7.2.1.1.2 Routing Topology and Terminations

When a single memory (DDR4) device (1 × 16-bit) is used, consider point-to-point topology.

Summary of point-to-point topology implementation:

- External VTT terminations for address and control signals are optional (not required).
- For differential clock DDR0\_CK0, DDR0\_CK0\_n, AC differential termination 2 × R in series (value = Zo Single-ended impedance) and a 0.01µF filter capacitor or a value recommended by the memory manufacturer connected to the center of two resistors and DDR PHY IO supply VDDS\_DDR is recommended.
- VREFCA (VDDS\_DDR/2) is the reference voltage used for control, command, and address inputs to the memory (DDR4) devices. VREFCA is derived from VDDS\_DDR using a resistor divider (two resistors (recommended resistor value is 1kΩ, 1%) connected to VDDS\_DDR and VSS) with filter capacitor (recommended value is 0.1µF) connected in parallel to both the resistors. An additional decoupling capacitor is connected to the VREFCA pin (close to memory (DDR4) device).

Alternatively, VTT terminations on the address and control signal for a single memory (DDR4) device and sink or source DDR termination regulator to generate the VTT supply can be used.

When two memory (DDR4) devices (2 × 8-bit) are used, the recommendation is to follow fly-by topology.

Summary of fly-by topology implementation:

- External terminations (VTT) for address, control, and clock signals are recommended.
- Using a sink or source DDR termination regulator is recommended to generate the VTT supply.
- The sink or source DDR termination regulator generates the VREFCA reference voltage (VDDS\_DDR/2).
- Add decoupling capacitors for the reference voltage.



## 7.2.1.1.3 Resistors for Control and Calibration

Connect pulldowns for DDR0\_RESET0\_n (DDR\_RESET#), DDR0\_CKE0 (optionally DDR\_CKE) and pullup for DDR0 ALERT n (DDR ALERTn) close to the memory (DDR4) device. Provide pulldown for DDR4 device TEN (test enable) close to the memory (DDR4) device. For implementation and resistor value, see the processorspecific EVM.

Connect recommended resistors for DDR0 CAL0 (close to processor) and ZQn (n = 0-1, close to memory (DDR4) device).

#### 7.2.1.1.4 Capacitors for the Power Supply Rails

Verify that adequate bulk and decoupling capacitors are provided for the processor DDR supply rails and memory (DDR4) device supply rails.

If recommendations are not available, use the processor-specific EVM implementation instructions.

#### 7.2.1.1.5 Data Bit or Byte Swapping

During custom board design in case bit swapping is required, bit swaps within a data byte, and swapping of byte 0/1 are allowed with some restrictions. The DM and DQS bits must not be swapped with any other signals. Bit swapping of the address or control bits is not allowed.

For more information, see the Bit Swapping section in the DDR4 Board Design and Layout Guidance chapter of the AM64x / AM243x DDR Board Design and Layout Guidelines.

Update the schematics with the bit swapping changes for future reference or reuse.

#### 7.2.1.1.6 VTT Termination Schematics Reference

When two memory (DDR4) devices (2 × 8-bit) are used, each device is connected to each data byte. The address signals or control signals are connected in fly-by topology with VTT termination.

See AM64x Evaluation Module for Sitara Processors for implementing VTT termination.

The recommendation is to perform board-level simulations to verify signal integrity.



## 7.2.1.1.7 DDR4 Implementation Checklist

## General

Review and verify the following for the custom schematic design:

- 1. Review previous sections, including relevant application notes and FAQ pages.
- 2. Review pin attributes, signal description, and electrical specifications.
- 3. Review electrical characteristics, timing parameters, and any additional available information.
- 4. Confirm connection of address, clock, control and data signals. Follow the processor-specific DDR design guidelines.
- 5. Routing topology based on number of connected memory devices (data bus topology is always point-topoint). 1 × 16 (point-to-point) and 2 × 8 (daisy) are the allowed configurations.
- 6. Verify the connection of signals based on the selected memory size (CS0-1, BG0-1).
- 7. Review differential clock termination using 2 × resistors and filter capacitor for point-to-point and daisy chain memory interface configuration.
- 8. Make sure the DDR0\_CAL0, DDRSS IO pad calibration resistor (240Ω, 1%) connected to VSS.
- 9. Verify resistor divider configuration (1kΩ, 1%) for DDR reference generation (DDR\_VREFCA). Place decoupling capacitor 0.1µF across the resistor divider and close to the memory pin.
- 10. Termination (VTT) of address and control signals when × 2 memory device are used (optional for point-topoint connection).
- 11. VTT resistor and capacitor (1 for every 2 VTT resistors) quantity and values. Follow the EVM and the design guide.
- 12. VTT termination LDO implementation and configuration for when × 2 memory devices are used.
- 13. Verify ZQ0..1, Memory device IO calibration resistor (240 $\Omega$ , 1%) connected to VSS.
- 14. Verify connection of alert ( $10k\Omega$  pullup) and TEN ( $1k\Omega$  pulldown).
- 15. Verify connection of ODT from DDRSS to memory device. External pull is optional.
- 16. Verify the connection of processor DDRSS RESETn signal directly to DDR\_RESETn memory reset input. To hold the signal low during power-on initialization, add pulldown (10kΩ) near the memory device.
- 17. Verify connection of unused DDRSS interface signals as per pin connectivity requirements.
- 18. Verify the DDR design guidelines for swapping of the data group signals.
- 19. Verify connection of required DDRSS signals for memory expansion.

#### **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Compare the bulk and decoupling capacitors used and the values with EVM schematics.
- 2. Review value and tolerance used for the calibration resistors.
- 3. Review value of the VTT resistors and capacitors.
- 4. Verify the DDR reference voltage divider value and tolerance.
- 5. Verify reset pulldown value and connection of alert (TEN pulls).
- 6. Make sure the selected memory confirms to the JEDEC standards.
- 7. Make sure that the connected supply rails follow the recommended operating conditions.

#### Additional

- 1. See the TMDS64EVM documentation for implementing VTT terminations, DDR4 address, control signals, and LDO for generating VTT supply.
- 2. Add layout notes on the schematic (for DDR routing, follow the recommended guidelines).



## 7.2.1.2 LPDDR4 SDRAM (Low-Power Double Data Rate 4 Synchronous Dynamic Random-Access Memory)

For implementation guidelines and routing topology, see the AM64x / AM243x DDR Board Design and Layout Guidelines.

For updated information including board design simulations, see AM62x DDR Board Design and Layout Guidelines. The DDRSS implementation is similar to AM62x and the design guide can be referenced.

#### 7.2.1.2.1 Memory Interface Configuration

The permitted memory configuration is 1 × 16-bit.

#### 7.2.1.2.2 Routing Topology and Terminations

Follow point-to-point topology for clock (CK), address, control (ADDR\_CTRL) and data signals.

VTT termination does not apply for LPDDR4. Terminations required for address/control signals are handled internally (on-die).

#### 7.2.1.2.3 Resistors for Control and Calibration

Connect a pulldown for DDR0 RESET0 n (LPDDR4 RESET N) close to the memory (LPDDR4) device. For implementation and resistor value, see the processor-specific SK.

Connect recommended resistors for DDR0 CAL0 (close to the processor), ODT CA A (close to the memory (LPDDR4) device) and ZQ (close to the memory (LPDDR4) device).

#### 7.2.1.2.4 Capacitors for the Power Supply Rails

Verify adequate bulk and decoupling capacitors are provided for the processor DDR supply rails and memory (LPDDR4) device supply rails.

Follow the processor-specific SK implementation whenever recommendations are not available.

#### 7.2.1.2.5 Data Bit or Byte Swapping

During custom board design in case bit swapping is required, bit swaps within a data byte, and swapping of byte 0/1 are allowed. Address bit swapping is not allowed.

The recommendation is to update the schematics with the bit swapping changes for future reference or reuse.



#### 7.2.1.2.6 LPDDR4 Implementation Checklist

#### Processor Peripherals

# General

Review and verify the following for the custom schematic design:

- 1. Review previous sections, including relevant application notes and FAQ links
- 2. Review pin attributes, signal description, and electrical specifications
- 3. Review Electrical characteristics, timing parameters, and any additional available information
- 4. Confirm the connection of address, clock, control and data signals follow the processor-specific DDR design guidelines
- 5. Make sure that DDR0\_CAL0 and DDRSS IO pad calibration resistor (240Ω, 1%) connected to VSS
- 6. Make sure that ZQ0-1, Memory device IO calibration resistor (240Ω, 1%) connected to VDD\_LPDDR4
- 7. Verify the memory device on-die termination (ODT) pulled up through a resistor (2.2kΩ or similar, no connection from DDRSS)
- 8. Verify the connection of chip select CSn0-1
- 9. For LPDDR4, × 16 is the supported data bus width
- 10. Verify the connection of DDRSS RESETn signal directly to LPDDR4\_RESET\_N memory reset input. To hold the signal low during power-on initialization, add a pulldown (10kΩ) and placed near the memory device
- 11. Confirm the connection of DDRSS to 16-bit memory device; see the DDR design guide
- 12. Confirm the termination of unused DDRSS interface signals as per DDR design guide

## **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Compare the bulk and decoupling capacitors used and the values with SK schematics.
- 2. Review the value and tolerance used for the calibration resistors
- 3. Reset the pulldown value and connection of ODT pullup
- 4. Make sure the memory selected confirms to the JEDEC standards
- 5. Make sure the supply rails connected follow the ROC

#### Additional

1. Add layout notes on the schematic (for DDR routing to follow the recommended guidelines)



# 7.2.2 Multi-Media Card and Secure Digital (MMCSD)

The processor supports two MMCSD instances. The MMCSD host controller provides an interface to 1 × eMMC (8-bit) and 1 × SD/SDIO (4-bit) instances.

#### 7.2.2.1 MMC0 - eMMC (Embedded Multimedia Card) Interface

For more information, see the MMC0 - eMMC Interface section of the processor-specific data sheet.

See [FAQ] AM625 / AM623 / AM62A / AM62P Design Recommendations / Commonly Observed Errors during Custom board hardware design – eMMC MEMORY Interface for more information.

#### 7.2.2.1.1 MMC0 Used

## 7.2.2.1.1.1 IO Power Supply

The MMC0 interface of the processor is powered from the VDD\_MMC0 (0.85V), VDD\_DLL\_MMC0 (0.85V) and VDDS\_MMC0 (1.8V) supplies.

TI recommends connecting VDDS\_MMC0 and the IO supply rail of the attached device to the same supply source.

VDD (core voltage) of the attached device can be powered from an independent supply source.

## 7.2.2.1.1.2 eMMC (Attached Device) Reset

The recommendation is to implement the attached device reset using a 2-input ANDing logic. The processor general purpose input/output (GPIO) is connected as one of the input to the AND gate with provision for pullup (to support boot) near to the input and  $0\Omega$  to isolate the GPIO for testing or debug. The other AND gate input is the main domain warm reset status output (RESETSTATz) signal.

In case an ANDing logic is not used and processor main domain warm reset status output (RESETSTATz) is used to reset the attached device, match the IO voltage level of the attached device and RESETSTATz. A level translator is recommended to match the IO voltage level.

#### 7.2.2.1.1.3 Signals Connection

Make the following connections:

- Connect a series resistor (0Ω) for MMC0\_CLK signal (close to processor)
- Connect a resistor between MMC0\_CALPAD (close to processor) and VSS. Refer to the processor-specific data sheet for recommended resistor value and tolerance

#### Note

No external pulls are required for MMC0 eMMC PHY since the PHY enables and controls the internal pulls as required for an eMMC.

Pullups for DAT0-7 and CMD are internally enabled during reset and after reset. Pulldown is enabled for the DS and the clock output (CLK) is driven low after reset and by the SS.

There are no PADCONFIG registers associated with the MMC0 pins. The internal pulls associated with the MMC0 pins are dynamically controlled by the MMC0 host and PHY.

Provision for external pulls are not a requirement for the eMMC Data, CMD, DS and the CLK signals.

# 7.2.2.1.1.4 Capacitors for the Power Supply Rails

Verify the required bulk and decoupling capacitors are provided for MMC0 supply rails and the attached device (core and IO supplies).

Follow the processor-specific EVM implementation whenever recommendations are not available.

# 7.2.2.1.2 MMC0 Not Used

MMC0 interface signals do not have alternate function. When MMC0 is not used, the interface signals and the MMC0 supplies have specific connectivity requirements.



For connecting the interface signals and MMC0 supply rails, refer the *Pin Connectivity Requirements* section of the processor-specific data sheet.

# 7.2.2.1.3 MMC0 (eMMC) Checklist



# General

Review and verify the following for the custom schematic design:

- 1. Review previous sections, including relevant application notes and FAQ pages.
- 2. Review pin attributes, signal descriptions, and electrical specifications.
- 3. Review electrical characteristics, timing parameters, and any additional available information.
- 4. MMC0 interface is compliant with the JEDEC eMMC electrical standard v5.1 (JESD84-B51).
- 5. The AM64x or AM243x processor family implements a hard and dedicated PHY for eMMC interface. Refer to pin connectivity requirements when eMMC is not used.
- 6. Include a series resistor (0Ω) on MMC0\_CLK placed as close to the processor clock output pin as possible to dampen reflections. MMC0\_CLK is looped back internally on read transactions, and the resistor is needed to eliminates possible signal reflections, which can cause false clock transitions. Use 0Ω initially and adjust as required to match the PCB trace impedance.
- 7. Required pulls for data, CMD, and clock are internally enabled by the processor eMMC hard PHY. eMMC memory provides pullup for DAT1-7 and controlled by the software (processor pullups are enabled and eMMC pullups are disabled).
- 8. Powering VDDS\_MMC0 MMC0 PHY IO supply (1.8V) and the attached eMMC device IO supply from the same power source is required.
- 9. Processor eMMC hard PHY controls the clock input to the eMMC attached device.
- 10. For implementing eMMC device reset, use a 2-input ANDing logic when the memory is used for boot. Connect RESETSTATz as one of the input and processor IO as another input. Add a pullup for the processor IO input near the AND gate input pin and an isolation resistor near to the processor IO output pin. Alternatively, use RESETSTATz as the reset source. When RESETSTATz is used as the reset source, verify the IO voltage level compatibility with the eMMC IO supply. Use a level shifter as required.
- 11. When eMMC boot is not configured, the eMMC attached device reset can be controlled by the processor IO. The recommendation is to pulldown the reset of the eMMC memory device during reset.
- 12. Add additional decoupling capacitors for attached memory device as required. Refer to the SK-AM62P-LP schematics for more information.

# Schematic Review

Follow the below list for the custom schematic design:

- 1. Required bulk and decoupling capacitors are provided. Compare with the EVM schematics
- 2. Pull values for the data, command and clock signals. Compare with the EVM schematics
- 3. Series resistor value and placement on the clock output signal near to the processor
- 4. Implementation of reset logic including the IO level compatibility. Adding a capacitor at the reset input of eMMC attached device is not recommended when RESETSTATz or processor IO is connected directly to control the reset. A stand-alone reset connection using RC to reset the eMMC memory device is not recommended.
- 5. Supply rails connected follow the recommended operating conditions.
- 6. Ask the following questions in case eMMC interface issues are observed:
  - Was the custom board designed to be compliant to the PCB trace delay requirements as defined in the MMC0 timing conditions table found in the data sheet?
  - Which data transfer mode is being used when the issue occurred?
  - Does the board functions as expected when the operating speed is reduced?



## Additional

- 1. The PHY implemented for the AM64x or AM243x MMC0 port only supports eMMC devices and does not require external pulls to hold the attached device in a known state until the port is initialized. Internal pulls are enabled when the processor is reset. There are no PADCONFIG registers associated with the MMC0 pins. The internal pulls associated with the MMC0 pins are controlled by the MMC0 host and PHY.
  - The MMC0 CLK pin is driven low after reset. An external pulldown is not required.
  - The MMC0\_DAT0-7 pins will have internal pullups enabled during reset. So, an external pullup is not required.
  - The MMC0\_CMD pin is driven high during reset. So, an external pullup is not required.
  - The MMC0\_DS pin will have the internal pulldown enabled during reset. So, an external pulldown is not required.

Pull resistors for MMC0 (eMMC) signals. are enabled internally during reset and adding external pulls is not required.

- 2. Verify that the eMMC\_RSTn reset input is enabled in the eMMC device (eMMC non-volatile configuration space) for the reset logic to be functional. The GPIO reset option makes it possible for software to reset the attached device (eMMC or OSPI or SD card or SERDES0 or EPHY) without resetting the entire processor if there is a case where the peripheral becomes unresponsive. An option is to eliminate the GPIO option and only use the reset output (warm) where software forces a warm reset if the peripheral becomes unresponsive. However, using warm reset status output resets the entire device, rather than trying to recover the specific peripheral without resetting the entire device. When RESETSTATz is used to reset the attached device, verify the IO voltage level of the attached device matches the RESETSTATz IO voltage level. A level translator is recommended to match the IO voltage level. Alternatively, use a resistor divider, provided optimum impedance value of the resistor divider is selected. If too high, the rise and fall time of the eMMC reset input can be slow and introduce too much delay. A low resistor value causes the processor to source too much steady-state current during normal operation
- ANDing logic additionally performs IO level translation. Verify the reset IO level compatibility before
  optimizing the reset ANDing logic. IO level mismatch can cause supply leakage and affect processor
  operation.



## 7.2.2.1.4 Additional Information on eMMC PHY

See the notes in the Signal Descriptions, MMC, MAIN Domain section of the processor-specific data sheet.

#### Note

There can be implementation difference in the eMMC Controller and eMMC PHY IPs used on different processor families. Pay attention on the interface including terminations recommended when migrating to a different processor family.

The recommendation is to review the processor-specific data sheet, TRM, and following the connection recommendations for the processor and attached device.

Processor-specific EVM or SK implementation can be followed as required.

## 7.2.2.1.5 MMC0 SD (Secure Digital) Card Interface

The CD (Card Detect) and WP (Write Protect) pins are not available on the MMC0 interface. MMC0 can be used to interfaces with fixed SDIO devices (on-board).

## 7.2.2.2 MMC1 – SD (Secure Digital) Card Interface

For more information, refer the *MMC1* - *SD/SDIO Interface* section of the processor-specific data sheet.

## 7.2.2.2.1 IO Power Supply

The processor MMC1 (CMD, CLK and Data) interface IOs are powered by VDDSHV5 supply rail (IO supply for IO group 5).

VDDSHV5 is designed to support power-up, power-down, or dynamic voltage change independently of other power rails, allowing the operating voltage to change from 3.3V to 1.8V as the transfer speed increases.

VDDSHV5 supply is required to start with 3.3V and allow changing to 1.8V when software is ready to change the supply voltage.

The processor includes an integrated SDIO\_LDO to power VDDSHV5 supply when configured for SD Card interface. The output of the power switch described in the reset section below is connects as input to the SDIO\_LDO (VDDA\_3P3\_SDIO). The output of SDIO\_LDO is 3.3V during reset and allows changing to 1.8V when software is ready to change the supply voltage. The output of the SDIO\_LDO is controlled by the V1P8\_SIGNAL\_ENA bit and defaults to 3.3V output.

Make sure the recommended capacitor is provided at the output of SDIO\_LDO pin (CAP\_VDDSHV\_MMC1).

The SD Card Detect (CD) and Write Protect (WP) pins are connected to the VDDSHV0 supply rail (IO supply for IO group 0).

Processor MMC1 SD Card Detect (CD) and Write Protect (WP) signals are powered by VDDSHV0 supply rail (IO supply for IO group 0). The recommendation is to connect the pullups for MMC1\_SDCD, MMC1\_SDWP from the SD card to the same supply rail VDDSHV0.

SD Card Detect (CD) input to the processor connects directly to ground when the SD card is inserted. A series resistor to limit the current in case the IO is configured as output due to programming error is recommended.

#### Note

When SDIO\_LDO is not used to power VDDSHV5, see the *Pin Connectivity Requirements* section of the processor-specific data sheet to terminate the VDDA\_3P3\_SDIO and CAP\_VDDSHV\_MMC1 pins.

## 7.2.2.2.2 SD Card Supply Reset and Boot Configuration

The recommendation is to provision for a software-enabled (controlled) power switch (load switch) that sources the SD card power supply (VDD). A fixed 3.3V supply (processor IO supply) is connected as an input to the power switch.

Use of power switch allows power cycling of the SD card (since resetting the power switch is the only way to reset the SD card) and resetting the SD card to the default state.

Recommendation is to implement the SD card power switch enable reset logic using a 3-input ANDing logic. Processor general purpose input/output (GPIO) is connected as one of the input to the AND gate with provision for pullup (to support boot) near to the input and  $0\Omega$  to isolate the GPIO for testing or debug. The other two AND gate inputs are the main domain POR (cold reset) status output (PORz\_OUT) and main domain warm reset status output (RESETSTATz) signals.

If the SD card is configured as a boot device, the external power switch sourcing the SD card power supply must default to ON (powered state).

For the implementation details, see the processor-specific EVM or SK.

#### 7.2.2.2.3 Signals Connection

Make the following connections:

- Connect a series resistor (0Ω) for MMC1\_CLK (close to processor) and external pulldown for MMC1\_CLK (close to attached device or SD card socket).
- Add external pullups for the data lines (MMC1\_DAT0-3) and CMD signal (MMC1\_CMD) and connect to the respective dual-voltage IO supply for IO group (VDDSHV5) supply rail (close to attached device or SD card socket).
- Add external pullups for the MMC1\_SDCD and MMC1\_SDWP signals and connect to the VDDSHV0 supply
  rail (close to attached device or SD card socket).

See [FAQ] AM62A7: Why is MMC1 powered by two different voltage supplies, VDDSHV0 and VDDSHV5?, [FAQ] AM62A7-Q1: how to connect the pin net VDDSHV4, VDDSHV5, and VDDSHV6 if SD card is not used, [FAQ] AM6442: AM6442 MMC1 and FAQ] AM625: MMC interface for more information.

The FAQs are generic and can also be used for the AM64x and AM243x processor families.

#### 7.2.2.2.4 ESD Protection

External ESD protection is recommended for data, clock, and control signals. Internal ESD protection is not designed to handle the board or system level ESD requirements.

#### 7.2.2.2.5 Capacitors for the Power Supply Rails

Verify the required bulk and decoupling capacitors are provided for VDDSHV5 supply rail and the attached device.

Follow the processor-specific EVM or SK implementation whenever recommendations are not available.

Note

Follow the processor-specific connection recommendations for data and control signals. The recommendation is to place the series resistor for the clock output close to processor clock output pin.

# Texas Instruments www.ti.com

# 7.2.2.2.6 MMC1 SD Card Interface Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Review previous sections, including relevant application notes and FAQ pages.
- 2. Review pin attributes, signal descriptions, and electrical specifications.
- 3. Review electrical characteristics, timing parameters and any additional available information.
- 4. Include a series resistor (0Ω) on MMC1\_CLK placed as close to processor clock output pin as possible to dampen reflections. MMC1\_CLK is looped back internally on read transactions, and the resistor can be required to eliminate possible signal reflections, which can cause false clock transitions. Use 0Ω initially and adjust as required to match the PCB trace impedance.
- 5. The MMC1 CLK, CMD, and DAT0..3 signal functions are implemented with SDIO buffers on pins powered from VDDSHV5 (power source that changes the operating voltage from 3.3V to 1.8V as the transfer speed increases).
- 6. The MMC1 SDCD and SDWP signal functions are implemented with LVCMOS buffers on pins powered from VDDSHV0, which operate at fixed 1.8V or 3.3V.
- 7. The SDIO buffers are designed to support dynamic voltage change. Dynamic voltage change is required since UHS-I SD cards begins operating with 3.3V signaling and changes to 1.8V signaling when the SD card transitions to one of the higher speed data transfer modes.Processor IO buffers are off during reset. An external pullup is required for any of the processor or attached device IOs that can float. Pullups are required for all data and command signals. Verify internal pullups are not configured when (improves noise immunity) external pullups are used.
- 8. To meet the SD card specification, a  $47k\Omega$  pullup is recommended when internal pulls are unexpectedly enabled. The  $47k\Omega$  pullup verifies the resulting pull resistance is within the specified range.
- When UHS-I speed support is required, internal LDO supply that switches between 3.3V and 1.8V can be used. Connect the switchable voltage output to the IO supply for IO group, referencing the SD interface signals (VDDSHV5).
- 10. When UHS-I speed support is required, while the IO voltage for SD card interface is either 1.8V or 3.3V, the SD card VDD supply is connected to a fixed 3.3V source.
- 11. When UHS-I speed support is required, the 3.3V SD card power is required to be switched through a load switch to allow resetting of the SD card IO supply to 3.3V. Provision to enable the SD card load switch during reset is required.
- 12. Provide provision to reset the load switch using the SD card load switch EN signal during cold reset, warm reset and normal operation using processor IO is required to be provided. An option is to use 3-input ANDing logic.
- 13. During boot, the ROM code checks the status of the card detect pin (SDCD, pin D19). The signal is expected to be low to indicate SD card is detected (inserted).

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Required bulk and decoupling capacitors are provided. Compare with the EVM or SK schematics.
- 2. Verify the pull values used for the data, command and clock signals. Compare with the relevant EVM or SK schematics.
- 3. Verify the series resistor value and placement on the clock output signal near to the processor.
- 4. When UHS-I speed support is required, verify IO supply rail switching and the SD card power switching circuits are added.
- 5. Verify the supply rail connected to the SD card power supply (use SYS voltage).
- 6. Verify implementation of reset logic for resetting the SD card power control load switch. Provision for slew rate control of the SD card supply control power switch is provided.
- 7. Make sure the connected supply rails follow the recommended operating conditions.
- 8. Make sure the required external ESD protection are provided for the SD interface signals.
- 9. Verify the internal LDO configuration and connection



# Additional

- 1. The logic state of the MMC1\_SDCD and MMC1\_SDWP inputs to the host must not change when a UHS-I SD card changes the IO operating voltage. Maintaining a valid logic state is not possible if the signals propagate through an input buffer of a dual-voltage SDIO cell that changes voltage. The signal functions are assigned to IOs that do not change voltage dynamically. Signals only connect to switches in the SD card connector, so there is no reason for the signals to change voltage when the SD card signals change operating voltage. The MMC1\_SDCD and MMC1\_SDWP signals are required to connect to the SD card connector switches and pull high with external pull resistors connected to the VDDSHV0. The other MMC1 SD card signals with pullups are required to have pulls powered by the VDDSHV5 source that dynamically changes voltage
- 2. An SD card power switch (with the power switch supply EN pin reset logic) and the host IO power supply circuit is required to support UHS-I SD cards which begins communication using 3.3V IO level and later change to 1.8V IO level when changing to one of the faster data transfer speeds. Cycling power to the SD card is the only way to cycle back into 3.3V mode since SD cards do not have a reset pin. The host IO power supply must power off and on and change voltage at the same time as the SD card. The circuits and the software driver operating the signals sourcing the circuits verifies that both devices are off, or on and operating at the same IO voltage at the same time.
- 3. UHS-I implementation and internal LDO use case: There is no requirement for VDDA\_3P3\_SDIO power rail to ramp along with the other 3.3V power rails. There is no issue with VDDA\_3P3\_SDIO being off until after reset is released. This is updated in the next revision of the AM64x data sheet. The SDIO\_LDO only controls the operating voltage of the AM64x VDDSHV5 IOs it does not control the operating voltage of the SD card. The SD card features a SDIO\_LDO equivalent circuit that changes its IO operating voltage from 3.3V to 1.8V via a command, but the only way to change the SD card IO operating voltage back to 3.3V is to cycle power (reset). The AND gate and load switch applies power to the AM64x SDIO\_LDO and the SD card (after reset) and the ROM code provides enough delay to verify the SD card is ready.
- 4. To optimize the ANDing logic, use a dual input AND gate with RESETSTATz and the processor IO as inputs.
- 5. Add a 100Ω series resistor to the SDCD pin since processor IO connects directly to the ground when the SD card is inserted.

#### 7.2.2.3 Additional Information

See the notes in the Signal Descriptions, MMC, MAIN Domain section of the processor-specific data sheet.



# 7.2.3 Octal Serial Peripheral Interface (OSPI) or Quad Serial Peripheral Interface (QSPI)

For more information, see the OSPI/QSPI/SPI Board Design and Layout Guidelines section of the processor-specific data sheet.

See [FAQ] AM625 / AM623 / AM62A / AM62P Design Recommendations / Commonly Observed Errors during Custom board hardware design – OSPI/QSPI MEMORY Interface for more information.

#### 7.2.3.1 IO Power Supply

The processor IOs used for the OSPI or QSPI interface are powered by VDDSHV4 supply rail (IO supply for IO group 4).

TI recommends connecting VDDSHV4 and the IO supply rail of the attached device to the same supply source.

VDD (core voltage) of the attached device can be powered from an independent supply source.

## 7.2.3.2 OSPI or QSPI Device Reset

The recommendation is to implement the attached device reset using a 2-input ANDing logic. Processor general purpose input/output (GPIO) is connected as one of the input to the AND gate with provision for pullup (to support boot) near to the input and  $0\Omega$  to isolate the GPIO for testing or debug. The other AND gate input is the main domain warm reset status output (RESETSTATz) signal.

In case an ANDing logic is not used and processor main domain warm reset status output (RESETSTATz) is used to reset the attached device, match the IO voltage level of the attached device and RESETSTATz. A level translator is recommended to match the IO voltage level.

## 7.2.3.3 Signals Connection

Make the following connections:

- Provision for a series resistor (0Ω) for OSPI0\_CLK and OSPI0\_LBCLKO (close to processor) and external pulldown for OSPI0\_CLK (close to attached device).
- Provision for external pullups for CS pin and INT# pin (close to attached device).
- Provision for external pullups for the data lines (DAT0-7) (close to processor). Depending on the availability of pulls internal to the attach device, populate the external pulls.

# 7.2.3.4 Loopback Clock

54

Verify the required loopback clock configuration. Different configuration of clock loopback can be made using OSPI0\_LBCLKO (OSPI0 Loopback Clock Output) and OSPI0\_DQS (OSPI0 Data Strobe or Loopback Clock Input). For the following loopback configurations, see the processor-specific data sheet:

• No Loopback, Internal PHY Loopback, and Internal Pad Loopback

# External Board Level Loopback

Processor DQS or Loopback Clock is used along with the DS data strobe of attached memory device

When DS (Read Data Strobe) pin is available on the attached device, connect the DS pin of the attached device to the OSPI0\_DQS pin of the processor. Leave the OSPI0\_LBCLKO pin unconnected.

In case DS pin is not being currently used, to configure the external loopback connect the OSPI0\_LBCLKO output pin of the processor to the OSPI0\_DQS input pin of the processor.

If External Loopback is not used, the recommendation is to leave the OSPI0\_LBCLKO and OSPI0\_DQS pins unconnected.

#### Note

D0 and D1 pins of the processor OSPI0 interface must be connected to D0 and D1 pins of the QSPI/ OSPI memory device to support legacy x1 commands. Data bit swapping is not allowed.



#### 7.2.3.5 Interface to Multiple Devices

Connecting an OSPI0 interface to multiple memory devices is currently not supported. Connect the OSPI0 interface (processor) to a memory device. In case the OSPI0 is interfaced to multiple memory devices, the interface creates a split data bus which can severely degrade signal integrity at higher speeds. For accessing OSPI memory device at high speeds, a point-to-point connection of the data bus is recommended.

#### 7.2.3.6 Capacitors for the Power Supply Rails

Verify the required bulk and decoupling capacitors are provided for VDDSHV4 supply rail and the attached device (core and IO supplies).

Follow the processor-specific EVM or SK implementation whenever recommendations are not available.

#### 7.2.3.7 OSPI or QSPI Interface Implementation Checklist

#### General

Review and verify the following for the custom schematic design:

- 1. Above section including relevant application notes and FAQ links
- 2. Pin attributes, signal description and electrical specifications
- 3. Electrical characteristics, timing parameters and any additional available information
- 4. Required memory interface configuration and recommended connections for the attached device are provided
- 5. The attached device IO supply and IO supply for IO group VDDSHV4 referenced to the interface signals are connected to the same supply source
- 6. Series resistor 0Ω provision for clock signal is provided near to the processor clock output pin
- 7. Provision for pullups are provided for data and control signals that can float. Verify the supply source connected to the pullups
- 8. Pulldown  $10k\Omega$  is provided for the clock input near to the attached (memory) devices
- 9. Reset logic implementation when used for boot using a 2-input (RESETSTATz and processor IO) ANDing logic or using warm reset status output RESETSTATz is recommended
- 10. Verify the reset IO level compatibility between processor and attached device
- 11. Pulling up the reset input to a high state during reset or supply ramp is not recommended
- 12. Clock loop back configuration based on the memory device and interface selected (OSPI / QSPI)
- 13. In case OSPI / QSPI boot mode is implemented, verify the Errata, selected memory meets the boot mode criteria described in the TRM (or verify with TI using E2E)

#### **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Compare the implementation with EVM or SK schematics for parallel pulls and series resistors for values.
- 2. Compare implementation of attached device reset logic with the EVM or SK schematics.
- 3. Connecting the interface to multiple attached devices (more than 1 attached device) is not allowed or recommended.
- 4. Make sure the supply rails connected follow the recommended operating conditions.
- 5. Implementation of external loopback based on the use case.

#### Additional

- 1. Verify that the OSPI/QSPI/SPI Board Design and Layout Guidelines section of the data sheet is followed
- 2. Review and follow the electrical, timing and switching characteristic

# 7.2.4 General-Purpose Memory Controller (GPMC)

## 7.2.4.1 IO Power Supply

The processor IOs used for GPMC interface are powered by VDDSHV3 supply rail (IO supply for IO group 3).

The recommendation is to connect VDDSHV3 and the IO supply rail of the attached device to the same supply source.

VDD (core voltage) of the attached device can be powered from an independent supply source.

#### 7.2.4.2 GPMC Interface

Verify the number of attached devices connected to the GPMC interface.

The recommendation is to connect the GPMC interface to one device in synchronous mode. Using multiple devices or CSn requires splitting the GPMC clock (and other interface signals) on-board, which can cause signal integrity issues.

A detailed timing analysis is recommended when interfacing multiple devices in asynchronous mode. Interfacing multiple devices is not recommended. When interfacing multiple devices in asynchronous mode, the control signals are required to be routed to multiple devices. The split routing and loading (trace length and number of devices) issues have an affect on custom board performance.

## 7.2.4.3 Memory (Attached Device) Reset

When using NAND / NOR flash with GPMC, many of the memories interfaced over GPMC can lack a reset pin.

If a reset pin is available, review the reset requirements and connect the reset pin to the relevant reset source.

## 7.2.4.4 Signals Connection

Provide series resistor  $(0\Omega)$  for GPMC0\_CLK (close to processor).

Recommend provisioning for external pullups on GPMC0\_CSn0-3 (depending on the configuration) to hold the signal high when processor is held in reset, or after reset, before software has configured the PADCONFIG registers to enable the TX buffer.

# 7.2.4.4.1 GPMC NAND

The active high ready and active low busy (R/B#) output from the NAND flash is open-drain and is connected to the GPMC0\_WAIT0 and GPMC0\_WAIT1 signals (depending on the configuration). The recommendation is to provide the pullup (commonly used value  $4.7k\Omega$  or  $10k\Omega$ ) close to the attached device.

#### 7.2.4.5 Capacitors for the Power Supply Rails

Verify the required bulk and decoupling capacitors are provided for VDDSHV3 supply rail and the attached device (core and IO supplies).

Follow the processor-specific EVM or SK implementation whenever recommendations are not available.

EXAS

TRUMENTS

www.ti.com



## 7.2.4.6 GPMC Interface Checklist

#### General

Review and verify the following for the custom schematic design:

- 1. Above section including relevant application notes and FAQ links
- 2. Pin connectivity requirements, pin attributes and signal description
- 3. Electrical characteristics, Timing parameters and any additional available information
- 4. GPMC interface configuration and recommended connections
- 5. IO level compatibility between processor and attached device
- 6. GPMC memory interface configuration (NAND or NOR flash), interface mode used Async or Sync clock mode
- 7. Connection to multiple devices in allowed in Async mode, perform timing and load calculation before use
- 8. Series resistor  $0\Omega$  near to the processor GPMC clock output pin
- 9. The attached device IO supply and IO supply for IO group VDDSHV3 referenced to the GPMC interface signals are connected to the same supply source
- 10. Verify the recommended or required pulls are provided
- 11. Verify the required interface configuration and recommended connections are provided
- 12. Attached device IO compatibility with the processor GPMC controller signals
- 13. Supported address and data range (IOs pinned out of the device as mentioned in the data sheet)
- 14. GPMC interface timing required versus feasible and effect of layout
- 15. Addition of pulls as required
- 16. Connection of GPMC memory NAND/ NOR, address and data signals (multiplexed or non-multiplexed, synchronous or asynchronous, data bit width according to the TRM).

## Schematic Review

Follow the below list for the custom schematic design:

- 1. Make sure the required pulls are provided based on the memory interfaced.
- 2. Make sure the pulls are provided for any of the interface signals that can float.
- 3. Make sure the connected supply rails follow the recommended operating conditions.



# 7.3 External Communication Interface (Ethernet (CPSW3G and PRU\_ICSSG), USB2.0, USB3.0 (SERDES), PCIe (SERDES), UART and CAN)

# 7.3.1 Ethernet Interface (CPSW3G and PRU ICSSG)

The processor supports a total of six Ethernet interfaces.

The processor supports up to five concurrent external Ethernet interfaces (EPHY ports). Pinmuxing overlaps one of the CPSW3G and PRU ICSSG1 (PRG1 PRU1).

CPSW3G can be interfaced to the external EPHY using RGMII or RMII. One or two RGMII interfaces can be used. When One of the two external CPSW3G interfaces are used to interface to the EPHY using RMII interfaced the EPHY can be configured as controller (master) or device (slave). When both the CPSW3G external interfaces are used to interface to the EPHY using RMII interface the recommendation is to configure the EPHY as device.

For more information, see [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 Custom board hardware design - Ethernet.

# 7.3.1.1 IO Power Supply

Table 7-1 shows that the IO of the processor supporting media independent interfaces are powered by the dual-voltage IO supply for IO group rails.

| Peripheral Instance | Media Independent Interface<br>Type | Interface Instance | Dual-Voltage IO Supply for IO<br>Group |
|---------------------|-------------------------------------|--------------------|----------------------------------------|
| CPSW3G              | RGMII                               | RGMII1             | VDDSHV1 and VDDSHV2                    |
|                     |                                     | RGMII2             | VDDSHV2                                |
|                     | RMII                                | RMII1 with IOSET1  | VDDSHV2                                |
|                     |                                     | RMII1 with IOSET2  | VDDSHV1                                |
|                     |                                     | RMII2              | VDDSHV1                                |
| PRU_ICSSG0          | RGMII                               | RGMII1             | VDDSHV1                                |
|                     |                                     | RGMII2             | VDDSHV1                                |
|                     | MII                                 | MII1               | VDDSHV1                                |
|                     |                                     | MII2               | VDDSHV1                                |
| PRU_ICSSG1          | RGMII                               | RGMII1             | VDDSHV2                                |
|                     |                                     | RGMII2             | VDDSHV2                                |
|                     | MII -                               | MII1               | VDDSHV2                                |
|                     |                                     | MII2               | VDDSHV2                                |

The recommendation is to connect the same supply rail to VDDSHV1 and VDDSHV2 supplies and IO supply rail of the attached device.

VDD (core voltage) for the attached device can be powered from an independent supply rail.

#### 7.3.1.2 Media Independent Interface (MAC side)

#### 7.3.1.2.1 Common Platform Ethernet Switch 3-Port Gigabit (CPSW3G)

For pin mapping information related to RGMII interface, refer *Signal Descriptions, CPSW3G, MAIN Domain, RGMI11 Signal Descriptions and RGMI12 Signal Descriptions* sections of the processor-specific data sheet.

For pin mapping information related to RMII interface, refer Signal Descriptions, CPSW3G, MAIN Domain, RMII1 and RMII2 Signal Descriptions section of the processor-specific data sheet.

#### Note

CPSW3G MDIO0, CPSW3G RMII1, CPSW3G RMII2, and CPSW3G RGMII1 have one or more signals which can be multiplexed to more than one pin. Timing requirements and switching characteristics defined are only valid for specific pin combinations known as IOSETs. Valid pin combinations or IOSETs for these interfaces can be found in the tables of the *CPSW3G IOSETs* section of processor-specific data sheet

Based on the interface required, for information on valid IOSETs, valid pin combinations of each CPSW3G MDIO0 IOSET, CPSW3G RMII1 and RMII2 IOSET, and CPSW3G RGMII1 IOSET, see the *Timing and Switching Characteristics, Peripherals, CPSW3G IOSETs* section of the processor-specific data sheet.

RMII\_REF\_CLK is common to both RMII1 and RMII2. For proper operation, all pin multiplexed signal assignments must use the same IOSET. Both RMII ports share a single RMII\_REF\_CLK. RMII\_REF\_CLK clock can be the input to PRG1\_PRU0\_GPO10 pin for IOSET1 or the input to PRG1\_PRU0\_GPO10 pin for IOSET2. All RMII signals must be configured to pins associated with IOSET1 or IOSET2. Splitting the clock assignment between IOSETs is not allowed (connecting clock to one of the IOSET and interface signals to the other IOSET). The clock path for each IOSET is timing closed relative to the signals associated with the respective IOSET. The delay difference between the two clock paths are not relative.



## 7.3.1.2.2 Programmable Real-Time Unit and Industrial Communication Subsystem - Gigabit (PRU\_ICSSG)

For pin mapping information related to RGMII interface, refer *Signal Descriptions, PRU\_ICSSG, MAIN Domain* section of the processor-specific data sheet.

For pin mapping information related to MII interface (alternate function), use *SysConfig-PinMux* tool or processor-specific TRM.

Pin mapping information for the processor pins provided in the processor-specific data sheet for the available primary functions. In case configurable alternate functions are available for any of these pins, the relevant information can be derived using the *SysConfig-PinMux* tool or by referring to the processor-specific TRM.

#### 7.3.1.2.3 Additional Information

PRU\_ICSSG pins can be multiplexed at the processor level using the PADCONFIGx registers and also at the PRU\_ICSSG IP level. Take care of the schematic connections for the required interface, in particular review the differences between the RGMII connections and the MII connections for the transmit pins including the clock.

Some industrial protocols require the use of 10/100Mbit EPHY using the MII interface. Verify with the EPHY manufacturer (as required) to determine if the MII interface required by the industrial protocol is supported.

#### Note

The PRU\_ICSSG contains a second layer of multiplexing to enable additional functionality on the PRU GPO and GPI signals. Internal wrapper multiplexing is described in the *PRU\_ICSSG* chapter in the processor-specific TRM.

## 7.3.1.3 Usage of SysConfig-PinMux Tool

To configure the required Ethernet interfaces, the recommendation is to use the SysConfig-PinMux tool. SysConfig-PinMux tool provides details of possible IO configurations and IO conflicts.

## 7.3.1.4 Ethernet PHY Reset

The recommendation is to implement the attached device reset using a 3-input ANDing logic. Processor general purpose input/output (GPIO) is connected as one of the input to the AND gate with provision for pullup (to support boot) near to the input and  $0\Omega$  to isolate the GPIO for testing or debug. The other two AND gate inputs are the main domain POR (cold reset) status output (PORz\_OUT) and main domain warm reset status output (RESETSTATz) signals.

If a dual input AND gate is used, PORz\_OUT or RESETSTATz can be connected as one of the input along with the processor GPIO input as the second input based on the use case. When more than one EPHY is used, provide provision to reset the EPHYs individually.

A pullup or pulldown at the output of the ANDing logic is recommended based on the EPHY reset input pin configuration. The EPHYs are required to be held in reset for a specified minimum reset hold time after the respective clocks are valid.

In case an ANDing logic is not used and the processor main domain warm reset status output (RESETSTATz) is used to reset the attached device, match the IO voltage level of the attached device and RESETSTATz. A level translator is recommended to match the IO voltage level.

# 7.3.1.5 Ethernet PHY Pin Strapping

Many of the TI EPHYs configure the outputs as inputs during reset and captures the configuration (Pin strapping is done through resistors) information on strap inputs when the processor reset is released. Appropriate pullup or pulldown can be necessary on strap inputs (IOs) that also connect to processor IOs. TI EPHYs used on the processor-specific EVM or SK use a combination of pullup and pulldown allowing multiple configuration modes to be configured using each pin. During processor reset, the IO buffers and internal pullup or pulldown are disabled, which minimizes concern of a mid-supply potential being applied to the processor input buffer by the EPHY. The EPHYs are required to be configured to normal state from reset state to drive a valid logic state before enabling any of the associated processor input buffers.



#### 7.3.1.6 Ethernet PHY (and MAC) Operation and Media Independent Interface (MII) Clock

Verify the clock input option used for Ethernet PHY and MAC based on the interface.

#### 7.3.1.6.1 Crystal

If a crystal is used as the clock source for the EPHY, the recommendation is to match crystal (clock) specifications with the processor crystal (clock) specifications to optimize performance.

#### 7.3.1.6.2 Oscillator

Using an external clock (LVCMOS) oscillator as the clock source for the processor and the EPHY allows for the use of either a shared oscillator or a separate oscillator. When using one oscillator, buffer the clock output before connecting to the processor and EPHY.

Use one output, individual buffer, or dual or multiple output buffer to connect the clock output of the oscillator to the processor and EPHYs.

For specific use case (requirement for some of the industrial applications using one Time Sensitive Networking (TSN)) input or two or more outputs (based on number of EPHYs used) buffer is recommended for the processor and the EPHYs.

Verify that the crystal XO of the EPHY is connected according to the recommended guidelines.

#### 7.3.1.6.3 Processor Clock Output (CLKOUT0)

For optimizing the design, the processor clock output (CLKOUT0) can be used as clock input to the EPHY. Clock output is buffered internally and is intended to used for a point-to-point clock topology. A series resistor is recommended at the source end of the CLKOUT0 to minimize reflections.

RGMII EPHYs require a 25MHz clock input that is not synchronous to any other signals. 25MHz clock signal does not have any timing requirements, but is important the EPHY does not receive any non-monotonic transitions on the clock input.

The RMII EPHY clocking option changes with the EPHY controller or device configuration.

When configured as a controller, most RMII EPHYs require a 25MHz input clock that is not synchronous to any other signals, the 25MHz clock signal will not have any timing requirements, but is important to make sure the EPHY does not receive any non-monotonic transitions on its clock input.

The RMII EPHY provides the 50MHz clock the MAC. The 50MHz data transfer clock is delayed to the MAC relative to the EPHY. The delay shifts clock to data timing relationship which can erode the timing margin and could be problematic for some designs if the delay is too large.

When configured as a device, the MAC and the EPHY uses a 50MHz common clock that is synchronous to both transmit and receive data. The 50MHz clock is defined in the RMII specification as a common data transfer clock signal that is used by both the MAC and the EPHY, where transitions are expected to arrive simultaneously at the MAC and EPHY device pins. The common clock provides better timing margin for both transmit and receive data transfers. Important requirement is that the MAC and EPHY do not receive any non-monotonic transitions on the clock inputs. To take care of the clock signal integrity, recommendation is to route the common clock signal through a two-output phase aligned buffer. Recommend using equal length signal traces that are half the length of the data signals for connecting the clock buffer outputs, where one clock output connects to the MAC and the other connects to the EPHY.

For RMII interface, the recommended configuration is the *RMII Interface Typical Application (External Clock Source)* explained in the processor-specific TRM. If *RMII Interface Typical Application (Internal Clock Source)* configuration explained in the processor-specific TRM is used the performance has to be validated on a board level. Provision for an external clock for initial performance testing and comparison is recommended. The Ethernet performance (RGMII) is validated on the processor and the EPHY with 25MHz clock.

The CLKOUT0 function can be used to source a 25MHz or a 50MHz clock to the EPHY. However, using CLKOUT0 signal function requires the software to configure the clock output. The CLKOUT0 clock configuration cannot be used if the board design must support Ethernet boot. CLKOUT0 connected as EPHY clock is likely to glitch anytime the configuration is changed.



The EPHYs are required to be held in reset for a specified minimum reset hold time after the respective clocks are valid.

Processor clock output performance is not defined because clock performance is influenced by many variables unique to each custom board design. The board designer must validate timing of all peripherals by using the actual PCB delays, minimum or maximum output delay characteristics, and minimum setup and hold requirements of each device to confirm there is enough timing margin.



#### 7.3.1.7 MAC (Data, Control and Clock) Interface Signals Connection

Series resistors are recommended for the Ethernet MAC interface signals. Use smallest possible package (0402 or smaller) and place series resistors close to source. To start with place series resistor ( $22\Omega$ ) for the TDn signals near to the processor pins. For the RDn signals the internal impedance control (series resistors) of the EPHY can be used. Providing provision for external series resistors ( $0\Omega$ ) are recommended on the RDn signals.

The interrupt output of the EPHY can be connected to the processor EXTINTn (interrupt) pin. The recommendation is to connect a pullup for the EXTINTn close to processor.

#### 7.3.1.8 External Interrupt (EXTINTn)

EXTINTn is an open-drain output type buffer, fail-safe IO. The recommendation is to connect an external pullup resistor when a PCB trace is connected to the pad and an external input is not being actively driven. Open-drain output type buffer IO has slew rate requirements specified when the IO is pulled up to 3.3V. An RC is recommended for limiting the slew rate.

For more information, see [FAQ] AM625 / AM625 / AM625SIP / AM625-Q1/ AM620-Q1 / AM62A7 / AM62A3 / AM62P / AM62P-Q1 Custom board hardware design – EXTINTn pin pullup connection. The FAQ is generic and can also be used for AM64x and AM243x processor families.

#### 7.3.1.8.1 External Interrupt (EXTINTn) Checklist

#### General

Review and verify the following for the custom schematic design:

- 1. The above section including relevant application notes and FAQ links
- 2. Pin attributes (open-drain output IO buffer) and signal description
- 3. Electrical characteristics (fail-safe and slew rate requirements when pulled to 3.3V), timing parameters and any additional available information
- 4. An external pullup is recommended when a signal trace is connected and not being actively driven
- 5. EXTINTn is an open-drain output type buffer, fail-safe IO. An external pullup is recommended when a trace or external input is connected
- 6. Open-drain output type IO. EXTINTn has slew rate requirements specified when pulled to 3.3V supply. Add an RC at the input to limit the slew rate. Refer TMDS64EVM

#### Schematic Review

Follow the below list for the custom schematic design:

- 1. Pullup value used. Compare with the EVM or SK schematics
- 2. Pullup referenced to the processor VDDSHVx (pullup connected to correct IO voltage level)
- 3. RC provision for slew rate control and RC values used. See TMDS64EVM for more information.



#### 7.3.1.9 MAC (Media Access Controller) to MAC Interface

For applications requiring EPHY-less (MAC-to-MAC) connection between processors, using the RGMII interface is recommended (check with TI if the MAC-to-MAC interface is officially supported on the selected processor family) since the clocks are source synchronous.

When MAC-to-MAC interface between two processors are used, verify fail-safe operation, matching of clock specifications, and IO level compatibility.

## 7.3.1.10 MDIO (Management Data Input/Output) Interface

If CPSW3G, PRU\_ICSSG0 and PRU\_ICSSG1 are used in the design, see the MDIO interface configuration.

| IOSET  | Signal Name | Ball Name       | Dual-Voltage IO Supply for IO<br>Group |  |
|--------|-------------|-----------------|----------------------------------------|--|
| IOSET1 | MDIO0_MDIO  | PRG0_PRU1_GPO18 | VDDSHV1                                |  |
|        | MDIO0_MDC   | PRG0_PRU1_GPO19 | VDDSHV1                                |  |
| IOSET2 | MDIO0_MDIO  | PRG1_MDIO0_MDIO | VDDSHV2                                |  |
|        | MDIO0_MDC   | PRG1_MDIO0_MDC  | VDDSHV2                                |  |

# Table 7-2. CPSW3G MDIO

| Peripheral Instance | Ball Name/Signal Name | Dual-Voltage IO Supply for IO Group |  |
|---------------------|-----------------------|-------------------------------------|--|
| PRU_ICSSG0          | PRG0_MDIO0_MDIO       | VDDSHV1                             |  |
|                     | PRG0_MDIO0_MDC        | VDDSHV1                             |  |
| PRU_ICSSG1          | PRG1_MDIO0_MDIO       | VDDSHV2                             |  |
|                     | PRG1_MDIO0_MDC        | VDDSHV2                             |  |

Table 7-3 PRULICSSG INSTANCE MDIO

# Using the same (single) MDIO to interface to Ethernet PHYs connected on both CPSW3G and PRU\_ICSSG is NOT currently supported or recommended.

CPSW3G0, PRU-ICSSG0 and PRU-ICSSG1 instances include dedicated MDIO interface that can be interfaced to the EPHYs.

Before configuring the MDIO interface, see the advisory *i2329 MDIO: MDIO interface corruption (CPSW and PRU-ICSS)* of the processor-specific silicon errata.

#### 7.3.1.10.1 MDIO Interface Mode

Before using the MDIO interface, see the advisory *i2329 MDIO: MDIO interface corruption (CPSW and PRU\_ICSS)* of the processor-specific silicon errata.

If the selected processor and the silicon revision being used is affected by the silicon errata, there is a work around implemented by the driver. The driver reads the device JTAG ID and configures the MDIO to use manual (bit bang) mode.

Refer section *Peripherals, High-speed Serial Interfaces, Gigabit Ethernet Switch (CPSW3G), CPSW0 Functional Description, MDIO Interrupts* for information related to MDIO modes and *Introduction, Device Identification* for JTAG ID of the processor-specific TRM

#### 7.3.1.11 Ethernet MDI (Medium Dependent Interface) Including Magnetics

In case the EPHY and MDI interface including the magnetics and the RJ45 connector are implemented on the processor board, follow the processor-specific EVM or SK for MDI interface connections, recommended magnetics used on the EVM or SK, external ESD protection, and connection of RJ45 connector shield to circuit ground.

#### 7.3.1.12 Capacitors for the Power Supply Rails

Verify the required bulk and decoupling capacitors are provided for VDDSHV1 and VDDSHV2 supply rails and the attached device (core and IO supplies).

Follow the processor-specific EVM or SK implementation whenever recommendations are not available.



# 7.3.1.13 Ethernet Interface Checklist

## General

Review and verify the following for the custom schematic design:

- 1. Review previous sections, including relevant application notes and FAQ links.
- 2. Review pin attributes and signal description.
- 3. Electrical characteristics, timing parameters, and any additional available information.
- 4. Make sure the MAC interface supported by CPSW3G0 and PRU-ICSSG0, PRU-ICSSG1
- 5. Make sure the MAC interface configuration and recommended connections including series resistors (on the TDn signals close to the processor MAC TDn output pins and optional  $0\Omega$  series resistors are close to the attached device for the RDx signals.
- IO level compatibility between processor MAC and EPHY (attached device). The attached device IO supply and the IO supply for IO group VDDSHV1 or VDDSHV2 referenced by the interface signals are recommended to be connected to the same supply source.
- 7. Matching of processor and EPHY clock specifications.
- 8. Clocking of EPHY and processor MAC including addition of buffers based on the EPHY configuration and clock architecture (use of common Oscillator and Buffer or RMII interface). When the clock output connects to more than one inputs, each of the clock inputs must be buffered using individual buffers.
- 9. Interface connections, IO level compatibility, fail-safe operation (when MACs are powered by different power sources) and matching of clock specifications when MAC-to-MAC interface is used.
- 10. MDIO interface connection including pullup for MDIO data added near to the EPHY. MDIO connection to multiple devices and the addition of pullup near each EPHY. CPSW3G0, PRU-ICSSG0 and PRU-ICSSG1 instances include dedicated MDIO interface. Ensure the Ethernet interface MDIO connection maps to the right MDIO interface.
- 11. When 2 EPHYs are interfaced to any of the 3 x MDIO interface, configuration of EPHY device address to read the internal registers through the MDIO interface.
- 12. Implementation of EPHY reset logic. When 2 EPHYs are used, the recommendation is to provide provision to reset the EPHYs individually. When used for boot a 2 or 3 input ANDing logic can be used.
- 13. In case implementing an Ethernet boot is required, verify the errata, supported EPHY interface configurations, MAC interface port used versus recommended, and the recommended clock and interface connection.
- 14. RMII interface includes IOSET combination. When the RMII interface is configured, the recommendation is to follow the IOSET including the common RMII clock when 2 x RMII interfaces are connected. The Ethernet interface timing is closed for IOSETS. Mixing of signals between IOSETS is not recommended.

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Provision for series resistor for the processor MAC transmit signals TDn near to the processor output pins have been provided and initial value ( $0\Omega$  or  $22\Omega$ ) used
- 2. Verify the EPHY reset implementation including ANDing logic, EPHY reset input pull and compare with EVM or SK as required
- 3. Verify EPHY device address configuration when 2 EPHYs are used and MDIO interface is required
- 4. MDIO data pullup is provided close to the EPHY
- 5. Verify the IO level compatibility. The attached device IO supply and the IO supply for IO group referenced by the processor interface signals are connected to the same supply source
- 6. Compare the bulk and decoupling capacitors used for all the EPHY supply rails with EVM or SK schematics when TI EPHY is used
- 7. Pullup is provided for processor GPIO input of the EPHY reset ANDing logic
- 8. Pullup on the MDIO clock can be optional (EPHY can have internal pulldown verify in the data sheet)
- 9. Supply rails connected follow the ROC
- 10. Ethernet interface signals are within a specific IOSET
- 11. Connection of the RMII clock when 2 x interface is used (clock pin is common)
- 12. Verify the supported interface by the CPSW3G0 and the PRU-ICSSG0-1 peripherals



13. When more than 1 EPHY is connected, provision to reset the EPHYs individually is provided. Addition of pull at the EPHY reset input as required

# Additional

- 1. Follow the below steps when TI EPHY is used:
  - Obtain a review of the implementation done with the EPHY business unit or product line.
  - Verify the power sequence requirements for two-supply configuration and three-supply configuration
  - Verify the RBIAS resistor tolerance as per the EPHY data sheet
  - Selection of the RJ45 connector with integrated magnetics, follow EVM or SK
  - Provision for external ESD protection for the MDI signals
  - Connection of RJ45 connector shield to circuit ground
  - The recommended bulk and decoupling capacitors are provided (refer EVM or SK as required)
- 2. Use a single output, individual buffer device, or dual or multiple output buffer to connect the clock output of the oscillator to the processor and EPHYs. For specific use case (requirement for some of the industrial applications using a Time Sensitive Networking (TSN)) input and two or more output (based on number of EPHYs used) buffer is recommended for the processor and the EPHYs.
- 3. When EPHY is configured as an RMII slave (peripheral), a two-output phase aligned buffer with a common input is recommended.
- 4. If space is not a constraint, consider adding  $0\Omega$  series resistors on the RX signals close to the EPHY.
- 5. ANDing logic additionally performs IO level translation. Verify the reset IO level compatibility before optimizing the reset ANDing logic. IO level mismatch can cause supply leakage and affect processor operation.
- 6. To simplify the ANDing logic, use a dual input AND gate with RESETSTATz and the processor GPIO as inputs.
- 7. Verify recommendations as per the data sheet or EVM implementation are considered for the attached device, including terminations and external ESD protection.
- 8. Interchanging the MDIO interface for the CPSW3G0, PRU-ICSSG0 and PRU-ICSSG1 Ethernet interfaces is currently not supported.



# 7.3.2 Universal Serial Bus (USB2.0)

The processor provides 1 x USB2.0 interface that can be configured as host or device or DRD (Dual-Role Device).

USB0\_VBUS is recommended to connect accordance with the USB Design Guidelines section of the processorspecific data sheet. The supply voltage range for the USB0\_VBUS pin is defined in the *Recommended Operating Conditions* table of the processor-specific data sheet.

The nominal voltage value applied is equal to the resistor divider output when VBUS supply voltage level is 5V.

#### Note

USB0\_VBUS is a fail-safe input. The fail-safe input is valid only if the VBUS supply is connected through the recommended USB VBUS Detect Voltage Divider / Clamp Circuit.

#### 7.3.2.1 USB Used

The recommendation is to connect the USB supplies VDDA\_0P85\_USB0, VDDA\_1P8\_USB0 and VDDA\_3P3\_USB0 to the recommended power supply rails in the processor-specific data sheet.

Connect USB0\_DM and USB0\_DP signals directly (without any series resistors or capacitors). Route USB0 signals with traces that does not include any stubs or test points.

Connect a resistor between USB0\_RCALIB (close to processor) and VSS. Refer to the processor-specific data sheet for recommended resistor value and tolerance.

#### 7.3.2.1.1 USB Host Interface

The recommendation is to provide a power switch to control the VBUS supply to externally connected device and protect power switch input supply from being overloaded.

The Power switch output connects to the USB type A connector. The recommendation is to connect a capacitor (>120- $\mu$ F) to the VBUS supply close to the connector.

The USB0\_DRVVBUS signal with an internal pulldown is used to enable the VBUS power switch. An external pulldown near to the power switch enable (EN) pin is recommended. Connection of USB0\_VBUS (VBUS supply input including Voltage Divider / Clamp) is optional.

If the power switch used has an OC (over current) indication output, pullup the OC indication output and connect to the processor IO (input).

The recommendation is to connect USB0\_ID pin to VSS through a  $0\Omega$  resistor.

## 7.3.2.1.2 USB Device Interface

The VBUS power is sourced by an external host. USB standard for device operation recommends connecting <  $10\mu$ F capacitor to the VBUS close to the USB type B connector.

Follow the USB VBUS Design Guidelines section of the processor-specific data sheet to scale the USB VBUS voltage (supply near the USB interface connector) before connecting to USB0\_VBUS pin.

Based on the use case, the zener diode can be deleted if the one is absolutely sure that the board never undergoes a VBUS signal potential > 5.5V (sourced on-board).

The recommendation is to leave the USB0\_ID pin floating.

#### 7.3.2.1.3 USB Dual-Role Device Interface

Connect USB0\_ID pin directly to the corresponding ID pin on a USB Micro-AB connector. Depending on the cable attached, the USB0\_ID pin will be terminated and the processor will be configured as host or device.

#### Note

Full compliant USB On-The-Go (OTG) feature is not supported.



# 7.3.2.1.4 USB Type-C®

If the board design uses USB Type-C connector, the USB0\_ID signal connection is not a requirement. The DRD mode switching is controlled by the USB Type-C companion device.

DRP (Dual Role Port) requires a controller, primarily to switch power based on the negotiated role. In a Device Mode only, USB2.0 only, USB Type-C implementations where the device is not powered by the USB Type-C connector, no USB Type-C controller is required.

- The CC pins at the connector are required to be independently grounded via 5.1kΩ resistors.
- The USB DP and USB DM connector pins are shorted on the PCB (DM=B7:A7, DP=B6:A6). Shorting allows for USB2.0 connectivity regardless of cable orientation. Keep the resulting stubs as short as possible.

Refer to the *USB VBUS Design Guidelines* section of the processor-specific data sheet for more details on USBn\_VBUS input scaling recommendations.

When designing Type-C interface with the AM64x devices, the AM62 SK USB0 interface design can be reference for implementation of USB Type-C interface.

#### 7.3.2.2 USB Not Used

When USB0 is not used, the interface signals and the USB supplies have specific connectivity requirements.

For connecting the interface signals and USB supply pins, see the *Pin Connectivity Requirements* section of the processor-specific data sheet.

The recommendation is to connect the USB supplies (VDDA\_0P85\_USB0, VDDA\_1P8\_USB0 and VDDA\_3P3\_USB0) to VSS through separate  $0\Omega$  resistors.

The recommendation is to connect the processor USB analog supplies to VSS through separate 0Ω resistors.

In case USB0 is used for future expansion, connect the signals (USB0\_DM, USB0\_DP, USB0\_RCALIB and USB0\_VBUS) with the shortest possible traces and connect at test points or connectors. Additionally, recommendation is to provide provision to connect the required USB supplies.

#### 7.3.2.3 Additional Information

Connect USB0\_DM and USB0\_DP signals directly from the processor to the USB hub upstream port. The hub then distributes USB0 signals to the downstream ports as needed. Ground the connector ID to enable host mode. As each hub has different implementation requirements, the recommendation is to follow the hub manufacturer recommendations.

For more information on USB2.0 interface, see [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 Custom board hardware design – USB2.0 interface.



## 7.3.2.4 USB Interface Checklist

## General

Review and verify the following for the custom schematic design:

- 1. Review previous sections, including relevant application notes and FAQ links
- 2. Review pin connectivity requirements, pin attributes and signal description
- 3. Referenced specific standard for electrical characteristics, timing parameters and any additional available information
- 4. Required USB interface configuration (Host or Device) and recommended connections
- 5. USB VBUS design guidelines based on the USB interface configuration. USBn\_VBUS connection is optional for host configuration. Connecting 5V supply from the USB connector directly to the USBn\_VBUS pin is not allowed or recommended. Changing the data sheet VBUS recommended divider value is not allowed or recommended. VBUS fail-safe capability is valid only when the recommended divider values are implemented.
- 6. Verify the connection of recommended IO calibration resistor
- 7. Verify the connection of the recommended USB supplies including filtering
- 8. Confirm the direct connection of the USB signals
- 9. Common-mode chokes can be used for EMI control. Adding common-mode choke can reduce the signal amplitude and degrade performance. Add provision to bypass the CMC using 0Ω resistors
- 10. Make sure differential signals are marked and confirm the differential impedance value
- 11. Implementation of USB power switch when USB interface is configured as HOST
- 12. USB power switch enable control using DRVVBUS (internal pulldown is enabled during reset)
- 13. Review the connection of the power switch OC output to processor IO
- 14. Review the connection of the USB signals to the USB connector
- 15. Provision for recommended capacitors on the USB VBUS pin of the USB connector
- 16. Provision for required external ESD protections for the USB interface
- 17. In case the USB boot is implemented, verify the errata, supported interface configuration, USB port, and the connections
- 18. Verify the AM64x USB interface IP implements USB ID (USB 2.0 Dual-Role Device Role Select) functionality

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. USB interface connection matches the required USB interface configuration (Host or Device). Compare the interface connection with the EVM or SK.
- 2. External ESD protection and CMC implementation with provision to bypass using  $0\Omega$  resistors.
- 3. VBUS voltage divider values (follow data sheet) and tolerance (1%). Follow the data sheet recommendations. Use of multiple resistors is allowed provided the value, tolerance and ratio is maintained.
- 4. VBUS capacitor values used versus requirements (see the EVM or SK)
- 5. Verify the power switch enable connection (in case processor USBn\_DRVVBUS is used, pullup is not recommended or allowed since the DRVVBUS has an internal pulldown enabled)
- 6. Verify the connection of power switch OC output to the processor IO and IO level compatibility
- 7. Make sure the supply rails connected follow the recommended operating conditions.

# Additional

- 1. In case a Type-C USB interface is implemented using TI devices, obtain a review of the implementation done with the relevant business unit or product line.
- A filtered supply (ferrite and capacitors) is used for VDDA\_CORE\_USB and VDDA\_1P8\_USB. VDDA\_3P3\_USB can be connected to the 3V3 SYS voltage. See the specific and latest EVM or SK for implementation as filters are being continuously optimized.
- 3. Verify the fail-safe operation of USB interface. Applying an external interface signal before supply ramps can cause voltage feed and can affect the custom board functions
- 4. When a CMC is used on the USB data lines, verify the connections including the polarity. Reversing the polarity can short the data signals



# 7.3.3 Serializer and Deserializer (SERDES)

USB3.0 or PCIe interface (data transaction) are implemented through the SERDES pins. The USB3.0 subsystem or PCIe subsystem does not have any direct external interface pins.

#### Note

Use of USB3.0 and PCIe interface are mutually exclusive (USB3.0 or PCIe). USB3.0 and PCIe cannot be used at the same time.

For more information, see the [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 Custom board hardware design - SERDES - SERDES0 interface.

## 7.3.3.1 SERDES0 Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Supported interface are PCIe 1x Single Lane Gen 2 or 1x USB 3.1 DRD
- 2. HCSL clocking is required when SERDES0 clock is operating in clock-input mode
- 3. Processor can source the 100MHz PCIe bus clock. The note applies to processor silicon PG2.0. Refer to the silicon errata for more details
- 4. Supported Interfaces: USB SuperSpeed and PCIe share a common SerDes PHY. Therefore, USB is limited to non-SuperSpeed modes when using the SerDes PHY for PCIe
- 5. When PCIe or USB3.0 interface is recommended to connect the analog and IO supplies VDDA\_0P85\_SERDES0, VDDA\_0P85\_SERDES0\_C and VDDA\_1P8\_SERDES0 to the recommended power supply rails in the processor-specific data sheet.
- 6. Strongly recommend using same analog filters used in TI's latest EVM design, as these have been validated
- 7. Provide resistor (pulldown) for SERDES0\_REXT (close to processor pin). Refer processor-specific data sheet for resistor value and tolerance
- 8. AC-coupling capacitors are recommended for SERDES0 transmit and receive pairs

# Schematic Review

Follow the below list for the custom schematic design:

1. See the PCIe or USB3.0 checklist

# Additional

- 1. The use of USB3.0 and PCIe interface are mutually exclusive (USB3.0 or PCIe). USB3.0 and PCIe cannot be used at the same time
- 2. SERDES0 inputs are not fail-safe
- 3. If clock or data inputs are available before the processor supply ramps, VDDR\_CORE rail can be affected causing booting issues based on the power architecture implementation
- 4. Recommendation is to implement the SERDES0 interface as-intended and as-tested. Example, PCIe or SuperSpeed USB. Anything other custom interface use case or configuration is not supported
- SERDES0 when not used has specific connection requirements for interface signals and power supplies. For connecting the interface signals, analog and IO supplies, see the Pin Connectivity Requirements section of the processor-specific data sheet
- 6. When the boundary scan function is used, decoupling capacitors are recommended for the analog and IO supply pins. Bulk capacitors and ferrites are optional
- 7. When the pin connectivity requirement includes connecting processor analog and IO supply pins (boundary scan not used) to VSS. Recommend to connect to VSS through separate 0Ω resistors
- 8. When boundary scan function is not used and SERDES0 supplies are connected to VSS, decoupling capacitors, bulk capacitors and ferrites can be deleted. SERDES0\_REXT provision can also be deleted



## 7.3.3.2 SERDES0 Used

The recommendation is to connect the analog and IO supplies VDDA\_0P85\_SERDES0, VDDA\_0P85\_SERDES0\_C and VDDA\_1P8\_SERDES0 to the recommended power supply rails in the processor-specific data sheet.

Provide resistor (pulldown) for SERDES0\_REXT (close to processor pin). Refer processor-specific data sheet for resistor value and tolerance.

## 7.3.3.2.1 USB3SS0 - USB3.0 Super Speed Interface Configuration

USB3.0 interface includes SuperSpeed (SS) USB 3.0 Dual-Role Device (DRD) subsystem with on-chip SS (USB3.0) PHY and HS/FS/LS (USB2.0) PHY.

SERDES0 PHY Differential Transmit Data (TX0) and Differential Receive Data (RX0) signals are configured for USB3.0 functionality. SERDES0\_TX0\_P and SERDES0\_TX0\_N are configured as USB0\_SSTXP and USB0\_SSTXN. SERDES0\_RX0\_P and SERDES0\_RX0\_N are configured as USB0\_SSRXP and USB0\_SSRXN.

#### 7.3.3.2.1.1 Signal Interface

## 7.3.3.2.1.1.1 USB3.0 Super Speed Interface

AC-coupling capacitors are recommended for USB3.0 transmit and receive signals. Place the capacitors closer to the transmitter.

If an on-board USB3.0 connector is used, connect the receive signals from the processor directly to the connector. The AC-coupling capacitors for the receive signals are expected to be available on the device connected to the USB3.0 connector.

## 7.3.3.2.1.1.1.1 USB3.0 Super Speed Interface Operating Mode Configuration

The processor USB0\_ID pin is not USB2.0 specific. The same pin is used to determine the operating mode for USB3.0. The USB0\_ID pin is connected directly to VSS through a  $0\Omega$  resistor if operating as a host (Type-A connector used) and open-circuit when operating as a device (Type-B connector used). The recommendation is to route the USB0\_ID signal from the processor to the Micro USB Type-AB connector, for Dual-Role configuration.

#### 7.3.3.2.1.2 Unused SERDES Clock Connection

For connecting the unused SERDES0\_REFCLK0P and SERDES0\_REFCLK0N pins, see the *Pin Connectivity Requirements* table recommendations of the processor-specific data sheet. Optionally, place  $50\Omega$  (49.9 $\Omega$ ) resistor at the clock output terminals (P and N) with respect to ground near to the processor and provision for a test point for internal board level testing.

#### 7.3.3.2.1.3 Additional Information

USB3.0 interface includes signals related to USB3.0 and USB2.0 signals for backward compatibility. Refer above section Universal Serial Bus (USB2.0) for information related to USB2.0 signals and connection.

Connect the USB3.0 signals (differential transmit and receive) and USB2.0 signals (USB0\_DP and USB0\_DM) to the USB3.0 (same) connector. Splitting USB3.0 and USB2.0 signals to different connectors is not allowed (permitted) in the USB3.0 specification.

# 7.3.3.2.1.4 USB3SS0 - USB3.0 Super Speed Interface Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Connection of the Transmit and Receive signals as per the USB3.0 requirements
- 2. Connection of the Core and analog supplies including filters and decoupling capacitors
- 3. USB3.x interfaces include both the Super Speed (SS) signals and USB2.0 connections for backward compatibility with older USB devices
- 4. SERDES0 PHY Differential Transmit Data (TX0) and Differential Receive Data (RX0) signals are configured for USB3.0 functionality. SERDES0\_TX0\_P and SERDES0\_TX0\_N are configured as USB0\_SSTXP and USB0\_SSTXN. SERDES0\_RX0\_P and SERDES0\_RX0\_N are configured as USB0\_SSRXP and USB0\_SSRXN
- 5. AC-coupling capacitors are recommended for USB3.0 transmit and receive signals. Place the capacitors closer to the transmitter
- 6. If an on-board USB3.0 connector is used, connect the receive signals from the processor directly to the connector. The AC-coupling capacitors for the receive signals are expected to be available on the device connected to the USB3.0 connector

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Connection of the USB3.0 interface signals including polarity
- 2. Connection of the USB2.0 interface signals
- 3. Connection of SERDES0\_REXT resistor including value and tolerance
- 4. Connection of the required filters and decoupling capacitors (Follow the EVM implementation)
- 5. Clock termination and connections
- 6. Provision for AC coupling capacitors as per recommendation

# Additional

- 1. Implementation reference for USB3.0 SK-AM64B, AM64B starter kit for AM64x Sitara processors.
- 2. Can an A53 core-controlled USB interface be only a USB 3.0 host, not a USB 3.0 device at the 5Gbps rate?

USB3.0 in device mode is not support, only USB2.0 in device mode is support.

- Connect the USB3.0 signals (differential transmit and receive) and USB2.0 signals (USB0\_DP and USB0\_DM) to the USB3.0 (same) connector. Splitting USB3.0 and USB2.0 signals to different connectors is not allowed (permitted) in the USB3.0 specification.
- 4. The processor USB0\_ID pin is not USB2.0 specific. The same pin is used to determine the operating mode for USB3.0. The USB0\_ID pin is connected directly to VSS through a 0Ω resistor if operating as a host (Type-A connector used) and open-circuit when operating as a device (Type-B connector used). Recommendation is to route the USB0\_ID signal from the processor to the Micro USB Type-AB connector, for Dual-Role configuration.
- 5. USB3.0 and USB2.0 interface signals are not fail-safe.

# 7.3.3.2.2 Peripheral Component Interconnect Express (PCIe) Interface Configuration

SERDES0 PHY Differential Transmit Data (TX0) and Differential Receive Data (RX0) signals are configured for PCIe functionality. SERDES0\_TX0\_P and SERDES0\_TX0\_N signals are configured as PCIE0\_TX0\_P and PCIE0\_TX0\_N. SERDES0\_RX0\_P and SERDES0\_RX0\_N signals are configured as PCIE0\_RX0\_P and PCIE0\_RX0\_N.

# 7.3.3.2.2.1 Clock Configuration for PCIe Operating Modes

PCIe interface implements a common clock architecture. The clock can be sourced by the processor or the add-on card based on the configured functionality. A common external clock can be used as alternate clocking option.

EXAS

TRUMENTS

www.ti.com



#### 7.3.3.2.2.2 Signal Interface Termination

AC-coupling capacitors are recommended for PCIe transmit and receive signals. Place the capacitors closer to the transmitter.

If an on-board PCIe connector is used, connect the receive signals from the processor directly to the connector. The AC-coupling capacitors for the receive signals are expected to be available on the device connected to the PCIe connector.

#### 7.3.3.2.2.3 PCIe Clock (REFCLK) Source

The following clocking options can be considered for sourcing the PCIe interface (common clocking architecture) clock

#### Clock generator

The clock generator outputs can be connected to the processor and the add-on card (on-board PCIe connector) as a common clock. Follow the clock generator recommendations for terminating the clock outputs.

### Clock output from the processor

The processor clock output can be connected as the clock input to the add-on card. Place  $50\Omega$  (49.9 $\Omega$ ) resistor at the clock output terminals (P and N) with respect to ground closer to the processor.

#### Note

For allowed clock output configuration, see advisory i2236 in the processor-specific silicon errata.

# External clock input to the processor (Clock output from an add-on card)

The external clock from the add-on card is connected as the clock input to the processor. If the clock from the add-on card is in no Re-biasing mode place a  $0\Omega$  series resistors and if the clock from the add-on card is in Re-biasing mode place a  $0.1\mu$ F capacitor (AC-coupling) 0402 package. Place the capacitors closer to the receiver.

#### 7.3.3.2.2.4 Hardware Reset (Cold or Fundamental Reset)

The following options are available to reset the PCIe card.

#### Resetting the add-on card

The recommendation is to implement the reset for the attached PCIe device (add-on card) using an AND gate logic. One of the AND gate input is the processor general purpose input/output (GPIO) pin and has provision for pulldown. The other input of the AND gate is the processor Main Domain warm reset status output (RESETSTATz) signal.

### Resetting the processor

The recommendation is to connect the reset output from the add-on card (PCIe connector) as one of the input to the ANDing logic used to generate the processor MCU Domain cold reset (MCU\_PORz).

For implementation, refer the processor-specific EVM.

#### 7.3.3.2.2.5 PCIe Clock Request (PCIE0\_CLKREQn) Signal

Connection of the PCIE0\_CLKREQn (Clock Power Down signal) pin between the processor and the PCIe (add-on card) connector is optional and application dependent. PCIE0\_CLKREQn connection is required to enable low power mode.

The PCIE0\_CLKREQn functionality has not been currently implemented on the processor-specific EVM. Adding PCIE0\_CLKREQn support needs further analysis and addition of glue logic.

#### 7.3.3.2.2.6 Connecting PCIe Interface Signals

Refer processor-specific EVM for connecting and configuring the other applicable PCIe signals for implementing different operating modes of PCIe interface.

# TEXAS INSTRUMENTS www.ti.com

# 7.3.3.2.2.7 PCIe Interface Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Connection of the transmit, receive and clock signals as per the required PCIe configuration
- 2. In case the design uses external clock, the clock can be connect to a PCIe compliant 100MHz differential clock
- 3. In case the internal processor clock is being used as output,  $50\Omega$  (49.9 $\Omega$ ) to GND resistors are recommended to be placed near processor for both CLKP/CLKN signals
- 4. Check latest documentation to determine if output clock is PCIe compliant
- 5. AC-coupling capacitors are recommended for PCIe transmit and receive pairs. The capacitors are recommended to be placed close to the PCIe transmitter
- 6. In case a PCIe connector is used in the design (off board), connect the receive pair directly to the connector (no DC-blocking caps). The DC-blocking caps for the receive pair is (expected to be) present on the far-end PCIe device
- 7. Implementation of processor or attached device reset through PCIe interface connector

# Schematic Review

Follow the below list for the custom schematic design:

- 1. Connection of the PCIe interface signals including polarity
- 2. Connection of the required filters and decoupling capacitors (Follow the EVM implementation)
- 3. Clock termination and connections
- 4. Connection of recommended terminations
- 5. Provision for AC-coupling capacitors as per recommendation
- 6. ANDing logic is used for implementing the processor or attached device reset
- 7. Connection of other PCIe interface signals
- 8. Connection of SERDES0\_REXT resistor including value and tolerance

# Additional

- With processor silicon PG2.0, AM64x can source the PCIE ref clock but it does not support SSC when sourcing the PCIE ref clock. Validation was performed using common clock topology (i.e, Root-complex and End-point using the same clock). So both ends using the same clock as sourced from AM64x PCIE ref clock but NO SSC = OK. Both ends using same clock as sourced from external source both Yes or No SSC = OK. Using independent clock sources for Root-complex and End-point = not validated topology
- 2. PCIe interface signals are not fail-safe.
- 3. There is no support for PCIe swing tuning.
- 4. See the TMDS64EVM and AM64x evaluation module for Sitara processors for PCIe implementation reference
- 5. See the *Jacinto7/Sitara High-Speed Interface Layout Guidelines* (available on TI.com) for detailed recommendations for proper PCIe SERDES signal connections and routing. Add appropriate constraints or routing requirements to your schematic

# 7.3.3.3 SERDES0 Not Used

SERDES0 when not used has specific connection requirements for interface signals and power supplies. For connecting the interface signals, analog and IO supplies, see the *Pin Connectivity Requirements* section of the processor-specific data sheet.

When the boundary scan function is used, decoupling capacitors are recommended for the analog and IO supply pins. Bulk capacitors and ferrites are optional.

When the pin connectivity requirement includes connecting processor analog and IO supply pins (boundary scan not used) to VSS. Recommended to connect to VSS through separate  $0\Omega$  resistors.



When boundary scan function is not used and SERDES0 supplies are connected to VSS, decoupling capacitors, bulk capacitors and ferrites can be deleted.

TRUMENTS

www.ti.com

# 7.3.4 Universal Asynchronous Receiver/Transmitter (UART)

Verify the application requirements for UART interface (external communication interface or debug) and configuration (2-wire or 4-wire with flow control). For the number of UART instances supported, see the processor-specific data sheet.

When an external transceiver is used, match the external interface signal IO levels and the dual-voltage IO supply for IO group voltage level. The recommendation is to power the IO supply of the transceiver and the processor IO supply rail from the same source. Verify fail-safe operation and the pullup voltage reference as required.

The recommendation is to provision the series resistors on the interface signals, close to source, for isolation or debug.

A pullup is recommended on the processor UART Receive pins (UARTn\_RXD [n = 0-6], MCU\_UARTn\_RXD (n = 0-6)). Verify the availability of pulls on the external interface signal and configure the pull accordingly.

External ESD protection is recommended in case the interface signals from the processor are directly connected to external inputs.

The UART interface is frequently hooked up incorrectly. Connect the signals as follows:

- TX ---> RX
- RX ---> TX

Verify the connections if additional interface signals are used.

When the debug interface UART signals are directly connected to external interface, take note of fail-safe operation, IO levels. Provide provision for external ESD protection.

# 7.3.4.1 Universal Asynchronous Receiver/Transmitter (UART) Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Above section including relevant application notes and FAQ links
- 2. Pin attributes and signal description
- 3. Electrical characteristics, timing parameters, and any additional available information
- 4. Provision for series resistors near to source added for all the interface signals to minimize reflections or isolate for testing
- 5. Parallel pull added for any of the processor or attached IOs that can float
- 6. Interface signal polarity and connection
- 7. External ESD protection when the interface signals are connected directly to external inputs
- 8. Required speed, programmed Baud rate versus supported baud rate, and required versus calculated error due to clock divider mismatch

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Pullup values used (10k $\Omega$  or similar) and compare with the EVM or SK schematics.
- 2. Series resistor value used  $(22\Omega)$  and the placement (near to source).
- 3. Pullup referenced to the processor VDDSHVx for corresponding UART instance and signals.
- 4. Processor VDDSHVx and the attached device IO supply sourced from the same supply.
- 5. Processor IOs are not fail-safe. Applying an input before the processor supply ramps is not allowed or recommended.
- 6. Make sure the connected supply rails follow the recommended operating conditions.

# Additional

1. Verify fail-safe operation when connected to external interface signals. Applying an external input signal before processor supply ramps can cause voltage feed and can affect the custom board functions.



2. Verify recommendations as per the data sheet or EVM implementation have been considered for the attached device including terminations and external ESD protection.



# 7.3.5 Controller Area Network (CAN)

For the number of CAN instances supported, see the processor-specific data sheet. The CAN interface to the processor includes an external CAN transceiver.

When an external transceiver is used, make sure the external interface signal IO levels matches the dual-voltage IO supply for IO group voltage level.

Provide the required terminations for the CAN transceiver.

Recommend provisioning for series resistors on the interface signals (close to source) for isolation or debug.

## 7.3.5.1 Controller Area Network Checklist

### General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes and FAQ links
- 2. Pin attributes and signal description
- 3. Electrical characteristics, timing parameters, and any additional available information
- 4. Provision for series resistors added for all the interface signals to minimize reflections or isolate for testing
- 5. Parallel pull added for any of the processor or attached device IOs that can float

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Series resistor value used  $(0\Omega)$  and the placement (near to source)
- 2. Pullup referenced to the processor VDDSHVx for corresponding CAN instance and pins
- 3. Processor VDDSHVx and the attached device IO supply sourced from the same supply
- 4. Processor IOs are not fail-safe. No input can be applied before the processor supply ramps
- 5. Make sure the connected supply rails follow the recommended operating conditions.

# Additional

- 1. Verify fail-safe operation when connected to external interface signals. Applying an external input signal before processor supply ramps can cause voltage feed and can affect the custom board functions.
- 2. Verify recommendations as per the data sheet or EVM implementation have been considered for the attached device including terminations and external ESD protection.

# 7.4 On-Board Synchronous Communication Interfaces (MCSPI, FSI and I2C)

## 7.4.1 Multichannel Serial Peripheral Interface (MCSPI)

Provide series resistors (22Ω) for clock outputs SPI0..4\_CLK (MCSPI 0..4) and MCU\_SPI0..1\_CLK (MCU\_MCSPI 0..1) (close to processor).

Processor IO buffers are off during reset. Verify external parallel pulls are provided for SPI Chip Select signals SPI0..4\_CS0..3 (MCSPI 0..4) & MCU\_SPI0..1\_CS0..3 (MCSPI 0..1) (close to attached device). Add pulls to the processor and the attached device inputs that can float.

#### 7.4.1.1 MCSPI Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Above section including relevant application notes and FAQ links
- 2. Pin attributes and signal description
- 3. Electrical characteristics, timing parameters and any additional available information
- 4. Interface configuration and recommended connections (including IOSET)
- 5. Series resistor (22Ω) added to the clock outputs near to the processor clock output pin
- 6. Parallel pull (pulldown for attached device clock input) added for any of the processor or attached IOs that can float
- 7. Performance and signal integrity related concerns have been analyzed (simulated) when connecting to multiple attached devices
- 8. Provision for series resistors added for all the interface signals to minimize reflections or isolate for testing
- 9. Configuration of SPI data D0 and SPI data D1 bits (data direction)

### Schematic Review

Follow the below list for the custom schematic design:

- 1. Pullup values used (10kΩ or similar)
- 2. Series resistor value used  $(22\Omega)$  and the placement (near to processor pin)
- 3. Pullup referenced to the processor VDDSHVx for corresponding MCSPI instance and pins
- 4. Processor VDDSHVx and the attached device IO supply are sourced from the same supply
- 5. Supply rails connected follow the ROC

# Additional

- 1. Verify fail-safe operation when connected external interface connector (carrier or add on-board). Applying an external input before supply ramps can cause voltage feed and can affect the custom board functions
- 2. Verify recommendations as per the data sheet or EVM implementation have been considered for the attached device including terminations

# 7.4.2 FSI (Fast Serial Interface)

Fast Serial Interface (FSI) is the TI proprietary communication peripheral which enables high-speed, reliable, serial communication across devices having isolation between them.

Fast Serial Interface (FSI) is a 2 or 3 line simplex serial data transmit or receive. Designed to meet both the high speed (100Mbps) as well as the variable latency introduced when crossing an isolation boundary.

The FSI physical interface consists of three wires, a clock and two data signals, where one of the data signals is optional. Data is transferred on both the rising and falling edge which permits a 50MHz maximum FSI clock frequency to transfer data at 100Mbps with two wires (CLK and D0) and 200Mbps with three wires (CLK, D0, and D1). The high through-put along with defined data packets (frames) that contain limited header and footer allows data to be transferred between devices with little latency. The FSI module consists of independent transmitter and receiver cores which allow for simultaneous full speed communications in both directions with no concept of a master or slave.



See [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 Custom board hardware design - FSI Fast Serial Interface for more information.

### 7.4.2.1 FSI0 Checklist

### General

Review and verify the following for the custom schematic design:

- 1. The Fast Serial Interface (FSI) is a high-speed serial port supporting up to 200Mbps in each direction in three-wire mode, or 100Mbps each in two-wire mode
- 2. FSI is meant for use in a chip-to-chip configuration or daisy-chain multiple devices together
- 3. The FSI module consists of independent transmitter and receiver cores which allow for simultaneous full speed communications in both directions with no concept of a master or slave
- 4. A ring topology can be created by connecting multiple devices with FSI communication in a daisy-chain fashion. The advantages of a ring topology are that each device only needs one FSI transmitter and receiver and also the simplicity from a physical connection perspective
- 5. The FSI support digital communication across a high-speed digital isolators (including reinforced isolation) when your requirements include low latency, high bandwidth and low cost
- 6. Available FSI instances and supported configuration

### **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Connection of the FSI0 transmitter and receiver signal
- 2. Addition of optional series resistor at the source for EMI control
- 3. Addition of pullups for processor or the attached input IOs that can float

### Additional

1. FSI supports Full-duplex communication, No fixed master and slave structure, and Flexible topologies

# 7.4.3 Inter-Integrated Circuit (I2C)

Verify if the application requires an I2C interface that is fully compliant to I2C-bus specification. The I2C0 and MCU\_I2C0 are fail-safe, true open-drain output type buffer and are fully compliant to the I2C specifications. I2C can support 3.4Mbps I2C operations (when the IO buffers (interface) are operating at 1.8V).

#### Note

For I2C interfaces with open-drain output type buffer (I2C0 and MCU\_I2C0), an external pull is recommended irrespective of peripheral usage and the IO configuration.

Refer to the *Pin Connectivity Requirements* section of the processor-specific data sheet. A pullup ( $4.7k\Omega$ , adjust after testing) is recommended.

When the open-drain output type buffer I2C interfaces are pulled to 3.3V supply, the IOs have slew rate requirements specified. An RC can be used to limit the slew rate. For RC implementation, see *TMDS64EVM*.

For more information, see the Connecting Supply Rails to Pullups.

In case additional I2C interfaces are required, I2C1-3 and MCU\_I2C1 interfaces can be used.

I2C1-3 and MCU\_I2C1 interface uses LVCMOS output type buffer IOs to emulate an open-drain output type buffer and are not fully compliant with the I2C specification, in particular falling edges are fast (< 2ns).

Any devices connected to I2C1-3 and MCU\_I2C1 ports must function properly with the faster fall time. I2C1-3 and MCU\_I2C1 support 100kHz and 400kHz operation. Pullups are recommended for I2C signals when the IOs are configured for I2C interface. Connect the pullups with the shortest possible stub.

For I2C1-3 and MCU\_I2C1 interface, use series resistors to control the falling edge rate. The value depends on the custom board design and is recommended to be finalized during testing.



For more information, see [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 Custom board hardware design – I2C interface [FAQ] AM62A7-Q1: Internal pull configuration registers for MCU\_I2C0 and WKUP\_I2C0

For the AM64x the recommendations are valid for I2C0\_SDA, I2C0\_SCL and MCU\_I2C0\_SDA, MCU\_I2C0\_SCL interface signals.

If the plan is to use TI provided software, connect the recommended processor I2C0 interface to the PMIC, as I2C0 is the I2C interface used for PMIC control.

Note

When I2C2 interface is used, see the I2C2 note (can be multiplexed to more than one pin) in the *Timing and Switching Characteristics, Peripherals, I2C* section of the processor-specific data sheet.

Refer to the *Exceptions* section in the *Timing and Switching Characteristics, I2C* section of the processor-specific data sheet during the custom board design. Take note of the exceptions for the simulated I2C interface in the data sheet. Add a low- pass filter to reduce the fall time or interface speed to match the timing.

# 7.4.3.1 I2C (Open-drain Output Type Buffer) Interface Checklist

### General

Review and verify the following for the custom schematic design:

- 1. Above section including relevant application notes and FAQ links
- 2. Pin connectivity requirements (during reset, RX buffers are enabled. A pullup (4.7kΩ, adjust after testing) is recommended irrespective of IO configuration), pin attributes and signal description
- 3. Electrical characteristics (fail-safe operation and slew rate requirements when pulled to 3.3V), timing parameters and any additional available information including exceptions
- 4. RC at the input of the open-drain IOs for slew rate control when pulled to 3.3V
- 5. Attached device address pin connected to IO supply through a resistor (>  $1k\Omega$ )
- 6. Verify the target I2C interface clock rates. The I2C bus can only be operated as fast as the slowest peripheral on the bus. If faster operation is required, move the slow devices to another I2C port
- 7. Verify that there are no I2C address conflicts on any of the I2C interface utilized. There are multiple I2C ports available on the processor, so if a conflict is seen, move the conflicting devices to a different I2C bus. If this is not possible, use an I2C bus switch
- 8. Do not place more than one set of pullup resistors on the I2C lines. This could result in excessive loading and potential incorrect operation. Choose the pullup value commensurate with the bus speed being utilized.
- Ensure that the supply rail powering the processor I2C IO supply for IO group matches the supply voltage used for the pullup resistors and the attached I2C devices. Proper pullup can prevent device damage or incorrect operation due to voltage mismatch

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. I2C0 and MCU\_I2C0 controllers have dedicated I2C compliant open-drain output type buffers.
- 2. Verify the pullup values used. Compare with the EVM or SK schematics or calculate based on the load.
- 3. The I2C pullup supply amplitude connected follows the steady-state maximum voltage at all fail-safe IO pins requirements. The supply threshold depends on the supply voltage connected to IO supply for IO group.
- 4. Provision for RC to limit slew rate and RC values.
- 5. Processor VDDSHVx and the attached device IO sourced from the same supply.
- 6. Make sure that connected supply rails follow the recommended operating conditions.

# Additional

1. Verify recommendations as per the data sheet or EVM implementation have been considered for the attached device.



2. Review the Timing and Switching Characteristics, I2C Exceptions section of the data sheet during the design stage.

## 7.4.3.2 I2C (Emulated Open-drain Output Type Buffer) Interface Checklist

### General

Review and verify the following for the custom schematic design:

- 1. Review previous sections, including relevant application notes and FAQ pages.
- 2. Review pin attributes and signal description.
- 3. I2C interface configuration and recommended connections (including IOSET).
- 4. Review electrical characteristics, timing parameters, and any additional available information including exceptions.
- 5. Make sure that the attached device address pin is connected to the IO supply through a resistor (>  $1k\Omega$ ).
- 6. A pullup is recommended when the IO is configured as an I2C interface.
- 7. Note the I2C exceptions in the Timing and Switching Characteristics section of the processor-specific data sheet.

### **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Verify the pullup resistor values used.
- Verify the pullup referenced to the processor VDDSHVx (I2C pullup connected to correct voltage).
- 3. Verify the addition of a series resistor (low pass filter) for fall time control.
- 4. Fail-safe interface (emulated IOs are not fail-safe; input cannot be applied before the processor supply ramps).
- 5. Make sure the processor VDDSHVx and the attached device IO are sourced from the same supply.
- 6. Make sure the connected supply rails follow the recommended operating conditions.

# Additional

- 1. Verify fail-safe operation when connected to external interface signals. Applying an external input before the supply ramps can cause voltage feed and can affect the custom board functions.
- 2. Review the Timing and Switching Characteristics, I2C Exceptions section of the data sheet during the design stage.
- I2C controllers are multiplexed with standard LVCMOS IO connected to emulate open-drain.



# 7.5 Analog to Digital Converter (ADC)

# 7.5.1 ADC0 Used

The recommendation is to connect the ADC0 analog supply VDDA\_ADC0 to the recommended power supply rails in the processor-specific data sheet.

Follow the notes added at the end of the *Signal Descriptions, ADC, MAIN Domain* table of the processor-specific data sheet before using ADC0.

Refer section *Peripherals, Analog-to-Digital Converter (ADC), Change Summary of AM64x / AM243x SR2.0* ADC Errata of Hardware Design Considerations for Custom Board Using AM6442, AM6422, AM6412 and AM2434 Processors user's guide.

#### Note

ADC0 inputs are not fail-safe. Applying a voltage to any of the ADC0 inputs before powering the processor is not recommended or allowed. The input applied (based on the input level) can cause residual voltage on the processor supply rail and can result in board start-up issues. Refer *Absolute Maximum Rating* table of processor-specific data sheet. In case supply rails that are available before the processor supply ramps are required to be monitored, the recommendation is to connected these inputs to the ADC0 through a switch. The switch can be controlled by processor GPIO or power good signal from any of the supply source including PMIC.

# 7.5.2 ADC0 Not Used

When entire ADC0 is not used, there are specific termination requirements for the inputs and supply rail. When any of the ADC0 inputs are not used, there are specific termination requirements for the unused inputs.

For connecting the ADC0 inputs, analog supply pin, see the *Pin Connectivity Requirements* section of the processor-specific data sheet.

The recommendation is to connect ADC0 inputs and processor analog supply pin to VSS through separate  $0\Omega$  resistors. The provision is for future expansion or enhancement and is optional.

#### 7.5.3 ADC0 Configured as ADC0\_DIG\_TEST[0-7]

The ADC0 inputs are connected to the AM64x GPIO1 module when configured to operate as general-purpose inputs (GPI). The assignment of each ADC0 pin to the GPIO1 module is defined in the ADC0 *Signal Description* table found in the data sheet. These inputs are able to perform the same input function as any other GPIO1 input. Please read the *GPIO* sections in the processor-specific TRM to understand the capabilities of these inputs.

Refer [FAQ] AM6442: ADC0\_DIG\_TEST[0-7]. when a digital inputs, can these eight be considered as MAIN GPIO and/or interrupt inputs at 1.8V logic.

# 7.5.4 ADC0 Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Review selection of processor part number that support ADC0 functionality.
- 2. ADC0 inputs configuration for measurement of analog inputs or digital input.
- 3. Verify the connection of ADC0 analog supply and reference supplies.
- 4. Verify the connection of ADC0 REFP and ADC0 REFN reference inputs.
- 5. Filtering and decoupling capacitors for analog and ADC0 supplies.
- 6. Verify the connection of ADC0 inputs.
- 7. Refer to the pin connectivity requirements when partial or complete ADC0 is not used.
- 8. Refer to the data sheet for the recommended ADC0 reference range.

# Schematic Review

Follow the below list for the custom schematic design:

- Verify the connection of ADC0 Analog supply and reference according to the recommended operating conditions.
- 2. Verify the connection of the required filters and decoupling capacitors (Follow the EVM implementation).
- 3. Verify the connection of the analog inputs and the input range.
- 4. Verify the connection of ADC0 inputs when partial or complete ADC0 is not used.

# Additional

- 1. Review the ADC0 related errata
- 2. ADC0 inputs are not fail-safe. Inputs cannot be applied before the ADC0 supply ramps. When ADC inputs are available before the ADC0 supply ramps, connect the ADC0 inputs through a switch that is controlled by the processor supply or processor IO to verify fail-safe operation.

**IEXAS** 

**ISTRUMENTS** 

www.ti.com



# 7.6 GPIO and Hardware Diagnostics

### 7.6.1 General Purpose Input/Output (GPIO)

#### 7.6.1.1 Connection and External Buffering

The recommendation is to add a series resistor (with a value that is use case dependent) to limit the current. Externally buffer the GPIO outputs when higher (above the data sheet specified value) current sourcing is required.

Common processor LVCMOS IO interface guidelines:

- 1. Most of the processor IOs are not fail-safe. No input can be applied before supply ramps.
- 2. Processor LVCMOS IOs have slew rate requirements specified, applying a slow ramp input or connecting a capacitor directly at the input is not recommended.
- 3. Connecting a capacitor load > 22pF at the output is not recommended. DNI capacitor or perform simulations based on the use case.
- 4. Processor IO buffers are off during reset. A pull is required near to the attached device being driven by the processor IO that can float.
- 5. A parallel pull is recommended for any processor IO pad that has a trace connected. When adding pull is not feasible, route the traces away from noisy signals.

Verify capacitor loading of the processor GPIO output (when capacitor value > 22pF is connected, perform simulations), slew rate of the input signal (LVCMOS input slew is 1000ns or less), IO compatibility, and fail-safe operation between the processor IOs and attached devices.

#### 7.6.1.2 GPIO Multiplexed With MMC Interface

In case the IO with MMC function are required to be used for GPIO function, the MMC entries in the device tree can be removed for the IOs to function as GPIOs. Alternatively, iomux\_enable bit can be set to 1.

#### 7.6.1.3 Additional Information

Pins or Pads on unused interfaces can typically be left unconnected, unless otherwise stated. Many of the IOs have a *Pad Configuration Register* that provides control over the input capabilities of the IO (RXENABLE field in each conf\_<module>\_<pin> register). For more details, refer to the *Control Module* chapter of the processor-specific TRM. Software can disable the IO receive buffers (that is, RXENABLE=0) that are not connected in the design as soon as possible during initialization. Software must not accidentally enable the receiver of an IO (by setting the RXENABLE bit) when the associated pin is floating.

#### Note

For specific guidance on configuring certain unused pins, refer to the *Pin Connectivity requirements* section of the processor-specific data sheet.

#### Note

For specific guidance on configuring IOs, refer to the *Pad Configuration Registers* chapter of the processor-specific TRM.

For more information on processor unused peripherals and IOs, see the [FAQ] AM625 / AM623 / AM62A / AM62P Design Recommendations / Commonly Observed Errors during Custom board hardware design – SOC Unused peripherals and IOs.

For more information on used pins, unused pins, and peripherals handling, see the [FAQ] AM62x, AM64x, AM243x, Custom board hardware design – How to handle Used / Unused Pins / Peripherals ? (e.g. GPIOs, SERDES, USB, CSI, MMC (eMMC, SD-card), CSI, OLDI, DSI, CAP\_VDDSn, .....).

# TEXAS INSTRUMENTS www.ti.com

# 7.6.1.4 GPIO Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Review previous sections, including relevant application notes and FAQ pages.
- 2. Review pin connectivity requirements and pin attributes.
- 3. Review electrical characteristics and any additional available information.
- 4. Make sure the input signal applied to the processor LVCMOS inputs follow the slew rate requirements. Connecting a capacitor directly at the input increases the signal slew and is not recommended.
- 5. Verify connection of capacitor load directly to the processor output for control or enabling of attached device is not allowed (recommend simulation when capacitor load > 22pF (place holder) is used).
- All IO pins referenced to VDDSHVx or VDDSHV\_MCU connect to a single voltage level. Each IO has an associated supply voltage used to power the IO cell (VDDSHVx). If VDDSHVx is sourced from 3.3V (1.8V) supply, all IO referenced to VDDSHVx rail operate at 3.3V (1.8V) levels.
- 7. No input voltage applied to the processor IOs before the VDDSHVx supply ramps (excluding fail-safe IOs). Most processor IOs are not fail-safe. Applying voltage to the IOs is not recommended or allowed, while the corresponding IO supply for IO group (VDDSHVx) is off. Fail-safe IOs include MCU\_PORz, I2C0\_SCL, I2C0\_SDA, MCU\_I2C0\_SCL, MCU\_I2C0\_SDA, EXTINTn, and USB0\_VBUS, when a recommended VBUS divider is used.
- 8. One of the common use cases for the IO interface is driving LEDs for indication. The designer can review the LED source or sink current and the effect on the voltage level and adjust the LED current accordingly.
- 9. Shorting of multiple IOs together directly is not recommended.
- 10. Review pad configuration based on the required IO direction.
- 11. Directly connecting processor IOs with alternate functions to supply or VSS is not allowed or recommended, including boot mode inputs. The board designer can have errors with the firmware and incorrectly configure the LVCMOS GPIOs that are intended as inputs, to be outputs driving logic high instead.

# **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Pulls are added for any of the processor or attached device IOs that can float.
- 2. Pullups are connected to the same IO supply for IO group VDDSHVx referenced by the IOs.
- The supply voltage for all pullups that are connected to processor IOs matches the voltage applied to the corresponding IO supply for IO group (VDDSHVx). Pulling a signal to the wrong IO voltage causes voltage leakage between the IO rails of the device.
- 4. IO level compatibility for externally applied inputs from a add-on or carrier board or through an external connector.
- 5. Supply rails connected follow the ROC.

# Additional

- 1. Common processor LVCMOS IO interface guidelines, see Section 7.6.1.1.
  - Most of the processor IOs are not fail-safe. Applying input before supply ramps is not recommended.
  - Processor LVCMOS IOs have slew rate requirements specified, applying a slow ramp input or connecting a capacitor directly at the input is not recommended.
  - Connecting a capacitor load > 22pF (place holder) at the output is not recommended. DNI capacitor or perform simulations based on the use case.
  - Processor IO buffers are off during reset. A pull is required near to the attached device being driven by the processor IO that can float.
- 2. A parallel pull is recommended for any processor IO pad that has a trace connected. When adding pull is not feasible, route the traces away from noisy signals. Processor IO buffers are off during reset. A pullup is recommended near to the attached device. To hold the attached device, IO inputs can float in a known state. Use of pulls are attached-device dependent.
- 3. IO compatibility and fail-safe operation between the processor IOs and attached devices connected through IOs.

- 4. Fail-safe operation when connected to external signals. Applying an external input before supply ramps cold causes voltage feed and affects the processor performance.
- 5. Capacitor loading of the processor output (when capacitor value > 22pF (place holder) is connected, designer must simulate), slew of the input signal (LVCMOS input slew is 1000ns or less).
- 6. Make sure the IO current sink or source follows the data sheet recommendations.
- 7. Make sure that external ESD protection is provided when the IOs connect directly to external interface signals.



# 7.6.2 On-Board Hardware Diagnostics

#### 7.6.2.1 Monitoring of On-board Supply Voltages Using Processor Voltage Monitors

Voltage monitor pins can be used to monitor the external supply rails. The VMON\_1P8\_SOC, VMON\_1P8\_MCU and VMON 3P3 SOC, VMON 3P3 can be directly connected to 1.8V or 3.3V. The VMON VSYS is connected through an external voltage divider and provides flexibility to monitor any of the supply rail.

## 7.6.2.1.1 Voltage Monitor Pins Used

The recommendation is to connect the main DC voltage rail powering the board (such as 5V or higher) to the VMON VSYS pin through an external resistor voltage divider (0.45V ± 3 %) for early supply failure indication. The recommendation is to implement a noise filter (capacitor) across the resistor voltage divider output since VMON VSYS has minimum hysteresis and a high-bandwidth response to transients as described in the System Power Supply Monitor Design Guidelines section of the processor-specific data sheet.

Connect VMON 1P8 SOC, VMON 1P8 MCU, VMON 3P3 SOC and VMON 3P3 MCU pins directly to the respective supplies. See the Recommended Operating Conditions section of the processor-specific data sheet for the allowed supply voltage range.

#### Note

For VMON VSYS, the fail-safe condition is valid when the recommendations in section System Power Supply Monitor Design Guidelines of processor-specific data sheet are followed.

For VMON 1P8 MCU, VMON 1P8 SOC, VMON 3P3 MCU and VMON 3P3 SOC pins, the failsafe condition is valid when the supply voltage connected is within the Recommended Operating Conditions section of processor-specific data sheet.

For more information, see [FAQ] AM625 / AM623 / AM62A / AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design – POK VMON Voltage Monitor



# 7.6.2.1.1.1 Voltage Monitor Checklist

### General

Review and verify the following for the custom schematic design:

- 1. Review previous sections, including relevant application notes and FAQ pages.
- 2. Review pin attributes and signal description.
- 3. TI recommends providing provision to connect an external resistor divider according to the System Power Supply Monitor Design Guidelines section of the data sheet for early detection using VMON\_VSYS.
- 4. For VMON\_VSYS detection to be effective, connect a DC voltage of 5V or higher.
- 5. Add a filter capacitor to VMON\_VSYS. See *System Power Supply Monitor Design Guidelines* in the processor data sheet for more information. The value of the capacitor is determined by the designer based on the trip time requirements.
- 6. Review the direct connection of 1.8V to VMON\_1P8\_SOC, VMON\_1P8\_MCU and 3.3V to VMON\_3P3\_SOC, VMON\_3P3\_MCU pins without any external filter capacitors.

### **Schematic Review**

Follow the below list for the custom schematic design:

- 1. Make sure that 1% tolerance resistors are used for the VMON voltage divider resistors
- 2. Review the addition of a filter capacitor and selection of capacitor value (select based on the power architecture)

# Additional

 The recommendation is to always implement the voltage monitoring functionality using VMON\_VSYS for early detection of supply failure. VMON\_VSYS is meant to be a power-fail indicator for the main input (higher) voltage rail that enters the PCB. For example: 5V, 12V, or 24V. The error associated with the VMON\_VSYS monitor requires the user to set the threshold significantly lower than the nominal to avoid a false trigger. See the *System Power Supply Monitor Design Guidelines* section of the data sheet for more information.

#### 7.6.2.1.2 Voltage Monitor Pins Not Used

The recommendation is to use VMON\_VSYS for early supply failure indication. When not used, connect VMON\_VSYS, VMON\_3P3\_SOC and VMON\_3P3\_MCU pins to VSS through separate  $0\Omega$  resistors and add a test point for future expansion.

The recommendation is to connect the VMON\_1P8\_SOC and VMON\_1P8\_MCU pins to respective supply. Grounding VMON\_1P8\_SOC and VMON\_1P8\_MCU pins shorts the internal 1.8V supply.

#### 7.6.2.2 Internal Temperature Monitoring

The temperature monitors are placed near the anticipated hot spots of the processor. Read the on-die temperature sensors in Linux and perform thermal management. See the *E2E thread*.

The Voltage and Thermal Manager (VTM) module on the processor supports voltage and thermal management of the processor by providing control of on-chip temperature sensors.

The processor supports one VTM module (VTM0) which is located in the main domain.

For more information, see [FAQ] AM625 / AM623 / AM62A / AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design – VTM.

# 7.6.2.2.1 Internal Temperature Monitoring Checklist

# General

Review and verify the following for the custom schematic design:

- 1. Above sections, including relevant application notes and FAQ links
- 2. Pin attributes and signal description
- 3. Connection of the recommended supply

# **Schematic Review**

Follow the below list for the custom schematic design:

1. Addition of filter capacitors for the TEMPn (n = 0-1) supply pins

# 7.6.2.3 Connection of Error Signal Output (MCU SAFETY ERRORn)

The recommendation is to connect the MCU SAFETY ERRORn signal as per the *Pin Connectivity* Requirements section of the processor-specific data sheet for testing or when using the signal for other board level functions.

### 7.6.2.4 High Frequency Oscillator (MCU\_OSC0) Clock Loss Detection

The processor supports HFOSC0 clock loss detection circuitry to detect HFOSC0 CLK malfunction (stops). Dedicated hardware logic monitors HFOSC0 clock using CLK\_12M\_RC clock. When HFOSC0\_CLK stops toggling for 9 CLK 12M RC clock periods, a HFOSC0 clock stop loss condition is detected. If CTRLMMR MCU PLL CLKSEL [8] CLKLOSS SWTCH EN is set, the reference clock is switched from HFOSC0 CLKOUT to CLK 12M RC to allow the processor to operate with a slower clock.

During clock-loss condition, the processor reports the error to the external device through MCU ERRORn pin by driving the pin low. The recovery mechanism is up to the external device (such as a PMIC to take action).

Example, doing a full board power cycle to see if the board recovers. If the board does not recover then the processor has to indicate board designer to take alternate actions or perform board level tests such as checking on-board system clocks, external crystal or supply rails.





# 7.7 Verifying Board Level Design Issues

### 7.7.1 Processor Pin Configuration Using Pinmux Tool

Recommend verifying the processor peripheral and IO configuration using the TI SysConfig-PinMux tool to take care valid IOSETs have been configured.

For more information, see the PinmuxConfigSummary.csv file provided by the SysConfig-PinMux tool.

## 7.7.2 Schematics Configurations

Verify the circuit options provided for alternate functionality or testing that are optional for the normal functioning of the board or can result is circuit malfunction are marked as DNI.

### 7.7.3 Connecting Supply Rails to Pullups

Connecting a signal pullup to the wrong IO supply rail can cause leakage between the IO rails of the processor and affect the custom board performance or processor reliability. Each signal has an associated IO supply for IO group (for example, VDDSHVx [x = 0-5]). For more information, see the *Pin Attributes* table in the processor-specific data sheet.

For example, to pullup SPI0\_CS1 signal in any MUX mode (UART6\_RXD, I2C2\_SCL, GPIO1\_43, and so forth), pullup the signal supply rail connected to VDDSHV0.

### 7.7.4 Peripheral (Subsystem) Clock Outputs

For any of the processor peripheral that has a clock output, configure the RXACTIVE bit of the appropriate CTRLMMR\_MCU\_PADCONFIGx / CTRLMMR\_PADCONFIGy registers. The bit configuration is required for the clock output to work properly.

### 7.7.5 General Board Bring-up and Debug

Board bring-up tips:

Before starting bring-up, consider the following:

- The processor and the attached devices used match the design requirements
- Check the boards for component assembly (DNI [Do Not Install]) and inspected for assembly (soldering of the components)
- No external inputs are connected to the processor IO inputs before the board supply is applied and the processor supply ramps

See [FAQ] Board bring up tips for Sitara devices (AM64x,AM243x, AM62x, AM62Ax, AM62Px) for more information.

#### 7.7.5.1 Clock Output for Board Bring-Up, Test or Debug

The below clock outputs are available on the processor for test and debug purposes only.

OBSCLK0, MCU OBSCLK0 (recommended): Observation clock outputs

OBSCLK0, MCU\_OBSCLK0 are observation clock outputs for test and debug purposes only. OBSCLK pins can be used to select one of the several different clocks as output. We do not expect the signal to be used as a clock source for any external device. As stated in the data sheet, the signal is provided for test and debug purposes only.

- SYSCLKOUT0 (optional): SYSCLK0 is divided by 4 and then sent out of the processor as a LVCMOS clock signal (SYSCLKOUT0)
- MCU\_SYSCLKOUT0 (optional): MCU\_SYSCLK0 is divided by 4 and then sent out of the processor as a LVCMOS clock signal (MCU\_SYSCLKOUT0)

If the processor pins designated OBSCLK0, MCU\_OBSCLK0, SYSCLKOUT0, MCU\_SYSCLKOUT0 are not used, provide a test point for test or debug. Recommend adding pull resistors to the pads.

In case clock output pins are used, a test point can be inserted on the trace and provision to isolated the signals from the attached devices can be provided for test or debug.



System clock output pins (MCU\_SYSCLKOUT0 and SYSCLKOUT0) are hardwired to dedicated clock resources.

### 7.7.5.2 Additional Information

The recommendation is to provide test points for MCU\_RESETSTATz, RESETSTATz and PORz\_OUT for testing or debug when not used.

For other on-board devices (DC/DC Converter or LDO or Sensor) that have an alert output, over-current indication output or PG (power good) output that is not used, provide a pullup and test point for testing or future enhancements.



### 7.7.5.3 General Board Bring-up and Debug Checklist

#### General

Review and verify the following for the custom schematic design:

- 1. Add provision to isolate the IOs that can be used for debug from alternate function
- 2. Add provision for connecting UART interfaces for debug during initial board build
- 3. Add provision for JTAG connector or Test points for JTAG interface connection including external ESD protection. Place the pulls as per pin connectivity requirements near to the processor JTAG interface pins

#### Schematic Review

Follow the below list for the custom schematic design:

- 1. The required pullup and series resistors are provided for the UART interfaces used for debug when external interface signals are directly connected to the processor UART signals
- 2. External ESD protection when external interface signals are directly connected to the processor UART signals

#### Additional

- 1. Processor UART and most of the IO signals are not fail-safe. Recommendation is to apply external inputs only after the processor supplies ramp
- 2. TI recommends disconnecting the external interface signals when processor board is powered off

See [FAQ] SK-AM62: Purpose Of Different UARTs for more information.



# 8 Self-Review of the Custom Board Schematics Design

Once the schematic design is completed, the design guide is followed, and the EVM and SK are referenced along with other collateral, a customer can perform a self review using the checklist provided at the end of each *Design Guidelines* section.(For example, the *Processor Core and Peripheral Core Power Supply Checklist* and *General Board Bring-up and Debug Checklist* checklists).

[FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411, AM243x Design Recommendations / Custom board hardware design - Custom board schematics self-review lists the collateral and steps that can be followed for a self-review of custom board schematics.

[FAQ] AM625 / AM623 / AM62A / AM62P / AM62D-Q1 / AM64x / AM243x Design Recommendations / Custom board hardware design - List of errors observed during customer schematics review lists common errors observed while reviewing customer schematics. TI recommends reading the list and making the required updates.



# 9 Layout Notes (Added on the Schematic)

TI recommends adding required design notes for the processor peripherals (Example: USB, Ethernet, PCIe, eMMC, OSPI, SD, and other available processor peripherals). Added notes can include board boot mode configurations, placement of series and parallel resistors, placement of decoupling and bulk capacitors.

Consider adding the required or applicable design notes to the attached devices on the processor and on-board devices.

Mark all differential signals, critical signals, and specify the target impedance (as required). See the following examples:

- See *AM64x (AM62x) DDR Board Design and Layout Guidelines* for the recommended target impedance for DDR4 and LPDDR4 signals.
- The differential impedance of USB data lines must be within the specified tolerance for a nominal value of 90Ω.
- The differential impedance of SuperSpeed, PCI-Express (PCIe) signal lines (TX and RX) must be within the specified tolerance for a nominal value of 95Ω.
- The differential impedance of Ethernet MDI signals must be within the specified tolerance for a nominal value of 100Ω.

For more information, see [FAQ] AM625: PCB Pattern Recommendations for Specific Peripherals, [FAQ] AM625: MMC0 PCB Connectivity Requirements, and AM6442: PCB Layout Guidelines for MMCSD0(eMMC) and MMCSD1(SD Card)

# 9.1 Layout Checklist

### General

Review and verify the following for the custom schematic design:

- 1. Review previous sections, including relevant application notes and FAQ links.
- 2. Is the custom board designed to be compliant to the PCB trace delay requirements defined in the *Timing Conditions* table found in the *Timing and Switching Characteristics* section of the processor data sheet.
- 3. Applications, Implementation, and Layout section of the data sheet and followed the relevant sections.



# 10 Custom Board Design Simulation

The baseline drive impedance and ODT settings for memory (DDR4/LPDDR4) derived from the signal integrity (SI) simulations is performed on the EVM or SK.

TI recommends performing a simulation for the custom design as the configuration values can differ.

See [FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM620-Q1 / AM62A7 / AM62A3 / AM62P / AM62P-Q1/ AM6442 / AM2432 Custom board hardware design – S-parameter and IBIS model of IO-buffer and [FAQ] Using DDR IBIS Models for AM64x, AM62x, AM62Ax, AM62Px for more information.

For an overview of the board extraction, simulation, and analysis methodologies for the high-speed LPDDR4 interface, see the *LPDDR4 Board Design Simulations* chapter of the *AM62x DDR Board Design and Layout Guidelines* application note.

For updated information including board design simulations, see *AM62x DDR Board Design and Layout Guidelines*. The DDRSS implementation is similar to AM62x and the design guide can be referenced.

The drive strength is adjustable using the DDR Register Configuration Tool on SysConfig.

For more information, see [FAQ] AM62A7 or AM62A3 Custom board hardware design – Processor DDR Subsystem and Device Register configuration and [FAQ] AM62A3-Q1: AM62A3-Q1 PDN Power SI SIMULATION Questions. The FAQ is generic and can also be used for AM64x and AM243x processor families.





# **11 Additional References**

Additional references include FAQs and the *Hardware Design Considerations for Custom Board Design* document for the specific processor. Schematics for attached devices include PMIC and EPHY.

# 11.1 AM6xx FAQs

[FAQ] AM64x, AM243x, AM62x, AM62Ax, AM62Px Custom board hardware design - Collaterals for Reference during Schematic design and Schematics Review summarizes key collateral that can be referenced during custom board design.

Note

While using the EVM or SK PDF schematics for the custom board schematics review and follow the FAQ links for additional information.

# 11.2 FAQs - Processor Product Family Wise and Sitara Processor Families

Based on interactions with board designers, queries from multiple board designers, FAQs have been created to answer some of the commonly asked design questions or provide design guidelines to support board designers during a custom board design. See the following list of FAQs that can be used during custom board design with other available design collateral, including the *Hardware Design Considerations for Custom Board Design* and the *Schematic Design Guidelines and Schematic Review Checklist*:

### AM64x Processor Family:

See [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 Custom board hardware design - FAQs related to Processor collaterals, functioning, peripherals, interface and EVM/Starter kit for more information.

#### Sitara Processor Families:

See [FAQ] Custom board hardware design - Master (Complete) list of FAQs for all Sitara processor (AM62x, AM64x, AM243x, AM335x) families for more information.

See [FAQ] AM6x: Latest FAQs on AM62x, AM64x, AM24x, AM3x, AM4x Sitara devices for a list of available FAQs, including software-related FAQs.

# 11.3 Attached Devices

See the following links for more information.

TPS65219 Schematic, Layout Checklist

Ethernet PHY PCB Design Layout Checklist

Note

Verify availability of device-specific schematic review checklist on TL.com for the attached devices and verify the custom board schematic implementation using the available checklist.



# 12 Summary

Schematic Design Guidelines and Schematic Review Checklist is provided as a guide for designers during the custom board schematic design and review process. The recommendations provided in the document can help designers simplify the board design, reduce schematic errors, reduce board bring-up time, reduce board debug time, and can minimize future board re-spins.



# **13 References**

# 13.1 AM64x

- Texas Instruments, AM64x Sitara™ Processors Data Sheet, data sheet.
- Texas Instruments, SK-AM64B (AM64B starter kit for AM64x Sitara processors), product page.
- Texas Instruments, TMDS64EVM (AM64x evaluation module for Sitara processors), product page.
- Texas Instruments, TMDS64DC01EVM (AM64x IO-link and high-speed breakout card), product page.
- Texas Instruments, *Powering the AM64x with the TPS65220 or TPS65219 PMIC*, application note.
- Texas Instruments, Powering the AM64xx with the LP8733xx PMIC, application brief.
- Texas Instruments, TMDS64EVM Design Package Folder and Files List, product overview.
- Texas Instruments, SK-AM64B Design Package Folder and Files List, product overview.

# 13.2 AM243x

- Texas Instruments, AM243x Sitara™ Microcontrollers Data Sheet, data sheet.
- Texas Instruments, TMDS243EVM (AM243x evaluation module for Arm Cortex-R5F-based MCUs), product page.
- Texas Instruments, *LP-AM243 (AM243x general purpose LaunchPad*<sup>™</sup> development kit for Arm®-based *MCU*), product page.
- Texas Instruments, *TMDS243DC01EVM (AM243x and AM64x evaluation module breakout board for high-speed expansion)*, product page.
- Texas Instruments, Powering the AM243x With the TPS65219 PMIC, application note.
- Texas Instruments, AM243x OSPI, QSPI Flash Selection Guide, product overview.

# **13.3 Common References**

- Texas Instruments, AM64x / AM243x Sitara Processors Technical Reference Manual, technical reference manual.
- Texas Instruments, AM64x / AM243x Processor Silicon Errata, errata.
- Texas Instruments, AM64x / AM243x Power Estimation Tool, application note.
- Texas Instruments, Hardware Design Considerations for Custom Board Using AM6442, AM6422, AM6412 and AM2434 Processors, user's guide.
- Texas Instruments, AM64x and AM243x BGA Escape Routing, user's guide.
- Texas Instruments, AM64x / AM243x DDR Board Design and Layout Guidelines, application note.
- Texas Instruments, AM62x DDR Board Design and Layout Guidelines, application note.
- Texas Instruments, AM62A3 / AM62A7 DDR Board Design and Layout Guidelines, application note.
- Texas Instruments, *Thermal Design Guide for DSP and Arm Application Processors Application Report*, application note.
- Texas Instruments, PRU-ICSS Feature Comparison, application note.
- Texas Instruments, Industrial Communication Protocols Supported on Sitara™ Processors and MCUs, application note.
- Texas Instruments, *Sitara Processor Power Distribution Networks: Implementation and Analysis*, application note.
- Texas Instruments, *High-Speed Interface Layout Guidelines*, application note.
- Texas Instruments, Jacinto7 AM6x, TDA4x, and DRA8x High-Speed Interface Design Guidelines, application note
- Texas Instruments, *Emulation and Trace Headers Technical Reference Manual*, technical reference manual.
- Texas Instruments, XDS Target Connection Guide, development tool
- Texas Instruments, *Jacinto*<sup>™</sup> 7 *DDRSS Register Configuration Tool*, application note.
- Texas Instruments, Using IBIS Models for Timing Analysis, application note.
- Texas Instruments, *Display Interfaces: A Comprehensive Guide to Sitara MPU Visualization Designs*, application report.
- Texas Instruments, Sitara MCU Thermal Design, application note.
- Texas Instruments, Functional Safety Support for Arm®-based Microcontrollers and Processors, technical white paper.
- Texas Instruments, AM64x/AM243x Extended Power-On Hours, application note.
- Texas Instruments, AM64x, AM243x IEC61508 TUV SUD Functional Safety Certificate, certificate.

# 13.4 Master List of Available FAQs - Processor Family Wise

[FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 Custom board hardware design - FAQs related to Processor collaterals, functioning, peripherals, interface and EVM/Starter kit

# 13.5 Master List of Available FAQs - Sitara Processor Families

[FAQ] Custom board hardware design - Master (Complete) list of FAQs for all Sitara processor (AM62x, AM64x, AM243x, AM335x) families

# 13.6 Software FAQs

[FAQ] AM6x: Latest FAQs on AM62x, AM64x, AM24x, AM3x, AM4x Sitara devices

# **13.7 FAQs for Attached Devices**

[FAQ] TPS65219: Benefits of a PMIC vs discrete solution to power Sitara AM62x MPU

[FAQ] DP83869-EP: Ethernet compliance Testing failure

# A Terminology

| ADC       | Analog-to-Digital Converter                         |
|-----------|-----------------------------------------------------|
| BOM       | Bill of Materials                                   |
| BU        | Business Unit                                       |
| CAN       | Controller Area Network                             |
| CKE       | Clock Enable                                        |
| CPPI      | Communications Port Programming Interface           |
| CPSW3G    | Common Platform Ethernet Switch 3-port Gigabit      |
| DDR0_CAL0 | IO Pad Calibration Resistor                         |
| DFU       | Device Firmware Upgrade                             |
| DNI       | Do Not Install                                      |
| DRD       | Dual-Role Device                                    |
| DRP       | Dual-Role Port                                      |
| E2E       | Engineer to Engineer                                |
| EMC       | Electromagnetic Compatibility                       |
| EMI       | Electromagnetic Interference                        |
| eMMC      | embedded Multimedia Card                            |
| EMU       | Emulation Control                                   |
| EOS       | Electrical Over-Stress                              |
| ESD       | Electrostatic discharge                             |
| ESL       | Effective Series Inductance                         |
| ESR       | Effective Series Resistance                         |
| FAQ       | Frequently Asked Question                           |
| FET       | Field-Effect Transistor                             |
| GPIO      | General Purpose Input/Output                        |
| GPMC      | General-Purpose Memory Controller                   |
| I2C       | Inter-Integrated Circuit                            |
| IBIS      | Input/Output Buffer Information Specification       |
| JTAG      | Joint Test Action Group                             |
| LDO       | Low Dropout                                         |
| LVCMOS    | Low Voltage Complementary Metal Oxide Semiconductor |
| MAC       | Media Access Controller                             |
| MCSPI     | Multichannel Serial Peripheral Interface            |
| MCU       | Micro Controller Unit                               |
| MDI       | Medium Dependent Interface                          |
| MDIO      | Management Data Input/Output                        |
| MII       | Media Independent Interface                         |
| ММС       | Multimedia Card                                     |
| MMCSD     | Multimedia Card-Secure Digital                      |
| ODT       | On-die Termination                                  |
| OPN       | Orderable Part Number                               |
| OSPI      | Octal Serial Peripheral Interface                   |



Terminology

| ОТР       | One-Time-Programmable                                                        |
|-----------|------------------------------------------------------------------------------|
| РСВ       | Printed Circuit Board                                                        |
| PCIe      | Peripheral Component Interconnect Express                                    |
| PDN       | Power Distribution Network                                                   |
| PET       | Power Estimation Tool                                                        |
| PL        | Product Line                                                                 |
| PMIC      | Power Management Integrated Circuit                                          |
| POR       | Power-on Reset                                                               |
| PRU_ICSSG | Programmable Real-Time Unit and Industrial Communication Subsystem - Gigabit |
| QSPI      | Quad Serial Peripheral Interface                                             |
| RGMII     | Reduced Gigabit Media Independent Interface                                  |
| RMII      | Reduced Media Independent Interface                                          |
| ROC       | Recommended Operating Condition                                              |
| SD        | Secure Digital                                                               |
| SDIO      | Secure Digital Input Output                                                  |
| SPI       | Serial Peripheral Interface                                                  |
| тск       | Test Clock Input                                                             |
| TDI       | Test Data Input                                                              |
| TDO       | Test Data Output                                                             |
| TEN       | Test Enable                                                                  |
| TMS       | Test Mode Select Input                                                       |
| TRC_DATAn | Trace Data n                                                                 |
| TRM       | Technical Reference Manual                                                   |
| TRSTn     | Reset                                                                        |
| UART      | Universal Asynchronous Receiver-Transmitter                                  |
| USB       | Universal Serial Bus                                                         |
| XDS       | eXtended Development System                                                  |
| ZQ        | Devices Calibration reference                                                |
|           |                                                                              |



# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | nanges from Revision C (February 2024) to Revision D (January 2025)                                        | Page |
|----|------------------------------------------------------------------------------------------------------------|------|
| •  | Updated Section Abstract                                                                                   | 1    |
| •  | Added Section 1.1                                                                                          | 3    |
| •  | Added Section 1.1.1                                                                                        | 3    |
| •  | Added Included Devices                                                                                     | 3    |
| •  | Added Section 1.1.3                                                                                        | 3    |
| •  | Added Section 1.1.4                                                                                        | 3    |
| •  | Added Section 1.1.5                                                                                        | 3    |
| •  | Added Section 1.2                                                                                          |      |
| •  | Added AM243x Family of Devices                                                                             | 4    |
| •  | Updated Related Collateral                                                                                 | 4    |
| •  | Added Section 2.1                                                                                          | 4    |
| •  | Updated Section 2.2                                                                                        |      |
| •  | Updated Related Data Sheets                                                                                |      |
| •  | Added Section 3.2                                                                                          | 5    |
| •  | Updated Section 3.3                                                                                        |      |
| •  | Added Section 3.4                                                                                          |      |
| •  | Updated Section 3.5                                                                                        |      |
| •  | Added Section 3.6                                                                                          |      |
| •  | Updated Section 4.1                                                                                        |      |
| •  | Updated Section 4.1.1                                                                                      |      |
| •  | Added Section 4.1.1.1                                                                                      |      |
| •  | Updated Section 4.1.2                                                                                      |      |
| •  | Updated Section 4.1.2.1                                                                                    |      |
| •  | Updated Section 4.1.2.2                                                                                    |      |
| •  | Added Section 4.1.2.3                                                                                      |      |
| •  | Updated Section 4.2.1                                                                                      |      |
| •  | Added Section 4.2.1.1                                                                                      |      |
| •  | Updated Section 4.2.2                                                                                      |      |
| •  | Updated Section 5.1                                                                                        |      |
| •  | Added Section 5.1.1                                                                                        |      |
| •  | Updated Parallel Pull Resistors                                                                            |      |
| •  | Added Section 5.2.1.3                                                                                      |      |
| •  | Added Section 5.2.1.4                                                                                      |      |
| •  | Added Section 5.2.1.6                                                                                      |      |
| •  | Added Section 5.2.1.7                                                                                      |      |
| •  | Added Section 5.2.2.1                                                                                      |      |
|    | Added Reusing EVM or SK Design Files                                                                       |      |
|    | Added Reusing EVM or SK Design Files Checklist<br>Updated Processor Pin Attributes and Pinout Verification |      |
| •  | Updated Section 5.3.3                                                                                      |      |
| •  | Added Section 5.3.4                                                                                        |      |
| •  | Updated Section 5.3.8                                                                                      |      |
| •  | Updated GPIO Current Source or Sink                                                                        |      |
| •  | Updated Section 5.3.10                                                                                     |      |
| •  | Added Getting Started Checklist                                                                            |      |
| •  | Added Section 5.3.13                                                                                       |      |
| •  | Updated Section 6.1.1                                                                                      |      |
| •  | Updated Section 6.1.1.1                                                                                    |      |
| •  | Updated Power Supply Ramp (Slew Rate) Requirements and Dynamic Voltage Scaling                             |      |
| •  | Added Section 6.1.1.1.2                                                                                    |      |
|    |                                                                                                            |      |



|   |                                                           | ~~  |
|---|-----------------------------------------------------------|-----|
| • | Added Section 6.1.1.1.3                                   |     |
| • | Updated Section 6.1.1.2                                   |     |
| • | Added Section 6.1.1.2.1                                   |     |
| • | Added Section 6.1.1.3.1                                   |     |
| • | Added Section 6.1.2.2                                     |     |
| • | Updated Section 6.1.3.1.1                                 |     |
| • | Updated Section 6.1.3.1.2                                 |     |
| • | Updated Section 6.1.3.1.3                                 |     |
| • | Added Section 6.1.3.1.4                                   |     |
| • | Added Section 6.1.3.2.1                                   |     |
| • | Updated Section 6.1.4.1                                   |     |
| • | Updated Section 6.1.4.2                                   |     |
| • | Added Section 6.1.4.4                                     |     |
| • | Added Section 6.1.4.5                                     |     |
| • | Updated Notes on USB Boot Mode                            |     |
| • | Added Section 6.1.5.3                                     |     |
| • | Added Configuration of Boot Modes for Processor Checklist |     |
| • | Updated Section 6.2                                       |     |
| • | Added Section 6.2.1                                       |     |
| • | Added Section 6.2.2                                       |     |
| • | Updated Section 6.2.3                                     |     |
| • | Added Section 6.2.4                                       |     |
| • | Updated Section 7.1                                       |     |
| • | Added Section 7.1.1                                       |     |
| • | Updated Section 7.2.1.1                                   |     |
| • | Updated Section 7.2.1.1.1                                 |     |
| • | Updated Section 7.2.1.1.2                                 |     |
| • | Updated Section 7.2.1.1.5                                 |     |
| • | Added Section 7.2.1.1.6                                   |     |
| • | Added Section 7.2.1.1.7                                   |     |
| • | Updated Section 7.2.1.2                                   |     |
| • | Updated Section 7.2.1.2.1                                 |     |
| • | Added Section 7.2.1.2.6                                   |     |
| • | Updated MMC0: eMMC (Embedded Multimedia Card) Interface   | .46 |
| • | Updated Section 7.2.2.1.1.2                               | .46 |
| • | Updated Section 7.2.2.1.1.3                               | .46 |
| • | Updated Section 7.2.2.1.2                                 |     |
| • | Added Section 7.2.2.1.3                                   |     |
| • | Added MMC0 SD (Secure Digital) Card Interface             |     |
| • | Updated Section 7.2.2.2.1                                 |     |
| • | Updated Section 7.2.2.2.2                                 |     |
| • | Updated Section 7.2.2.2.3                                 |     |
| • | Added Section 7.2.2.2.6                                   |     |
| • | Updated Section 7.2.3                                     |     |
| • | Updated OSPI and QSPI Device Reset                        |     |
| • | Updated Section 7.2.3.3                                   |     |
| • | Added Section 7.2.3.7                                     |     |
| • | Updated Section 7.2.4.4                                   |     |
| • | Added Section 7.2.4.4.1                                   |     |
| • | Added Section 7.2.4.6                                     |     |
| • | Updated Section 7.3.1.4                                   |     |
| • | Updated Section 7.3.1.5                                   |     |
| • | Updated Section 7.3.1.6.2                                 |     |
| • | Updated Section 7.3.1.6.3                                 |     |
| • | Updated Section 7.3.1.7                                   | .63 |

| _ | Added Section 7.2.4.9                                                | 60   |
|---|----------------------------------------------------------------------|------|
| • | Added Section 7.3.1.8                                                |      |
| • | Added Section 7.3.1.8.1                                              |      |
| • | Updated Section 7.3.1.9                                              |      |
| • | Updated Section 7.3.1.11<br>Added Section 7.3.1.13                   |      |
| • |                                                                      |      |
| • | Updated Section 7.3.2 Added Section 7.3.2.4                          |      |
|   | Added Section 7.3.3.1                                                |      |
|   | Added Section 7.3.3.2.1.4                                            |      |
| • | Added Section 7.3.3.2.2.7                                            |      |
| • | Updated Section 7.3.4                                                |      |
| • | Added Section 7.3.4.1                                                |      |
| • | Added Section 7.3.5.1                                                |      |
| • | Updated Section 7.4.1                                                |      |
| • | Added Section 7.4.1.1                                                |      |
| • | Added Section 7.4.2                                                  |      |
| • | Added Section 7.4.2.1                                                |      |
| • | Updated Section 7.4.3                                                |      |
| • | Added I2C Open-Drain Output Type Buffer Interface Checklist          |      |
| • | Added I2C Emulated Open-Drain Output Type Buffer Interface Checklist |      |
| • | Updated Section 7.5.1                                                |      |
| • | Added Section 7.5.3                                                  |      |
| • | Added Section 7.5.4                                                  |      |
| • | Updated Section 7.6.1.1                                              |      |
| • | Updated Section 7.6.1.3                                              |      |
| • | Added Section 7.6.1.4                                                | . 86 |
| • | Updated Section 7.6.2.1                                              | .88  |
| • | Updated Section 7.6.2.1.1                                            |      |
| • | Added Section 7.6.2.1.1.1                                            | . 89 |
| • | Updated Section 7.6.2.2                                              |      |
| • | Added Section 7.6.2.2.1                                              |      |
| • | Updated Section 7.7.5                                                |      |
| • | Added Section 7.7.5.3                                                |      |
| • | Added Section 8                                                      |      |
| • | Updated Schematic Layout Notes                                       |      |
| • | Added Section 9.1                                                    |      |
| • | Updated Section 10                                                   |      |
| • | Updated Section 11                                                   |      |
| • | Added Section 11.1                                                   |      |
| • | Added Section 11.2                                                   |      |
| • | Added Attached Devices                                               |      |
|   | Updated Section 12                                                   |      |
|   | Updated Common References                                            |      |
| • | Added Section 13.4 Added Section 13.5                                |      |
| • | Added Section 13.5                                                   |      |
| • | Added Software FAQS                                                  |      |
| • | AUUEU SECIION 13.7                                                   | 100  |

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated