SPRACU5C June 2021 – September 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
It is recommended to implement the OSPI / QSPI device reset using a dual input AND gate logic. One of the AND gate input is the processor general purpose input/output (GPIO) pin and has provision for pullup. The other input of the AND gate can be processor Main Domain warm reset status output (RESETSTATz) signal.
In case an ANDing logic is not used and the processor Main Domain warm reset status output (RESETSTATz) is used to reset the attached device, ensure the IO levels of the attached device matches the processor IO voltage level. A level translator is recommended to match the IO voltage levels.