SPRAD06B March 2022 – November 2024 AM620-Q1 , AM623 , AM625 , AM625-Q1
The minimum stack-up for routing the DDR interface is a six-layer stack up. However, this can only be accomplished on a board with routing room with large keep-out areas. Additional layers are required if:
Board designs that are relatively dense require 10 or more layers to properly allow the DDR routing to be implemented such that all rules are met.
DDR signals with the highest frequency content (such as data or clock) must be routed adjacent to a solid VSS reference plane. Signals with lower frequency content (such as address) can be routed adjacent to either a solid VSS or a solid VDDS_DDR reference plane. If a VDDS_DDR reference plane is used, bypass capacitors must be implemented near both ends of every route to provide a low-inductance, AC path to ground for these routes. Similarly, when multiple VSS reference planes exist in the DDR routing area, stitching vias must be implemented nearby wherever vias transfer signals to a different VSS reference plane. This is required to maintain a low-inductance return current path.
It is strongly recommended all DDR signals be routed as strip-line. Some PCB stack-ups implement signal routing on two adjacent layers. This is acceptable only as long as the routing on these layers is perpendicular and does not allow for broad-side coupling. Severe crosstalk occurs on any trace routed parallel to another trace on an adjacent layer, even for a short distance. Also, DDR signal routing on two adjacent layers is only allowed when implementing offset stripline routing, where the distance between the adjacent routing layers is more than 3x the distance from the traces to their adjacent reference plane.
Number | Parameter | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|
PS1 | PCB routing plus plane layers | 6 | |||
PS2 | Signal routing layers | 3 | |||
PS3 | Full VSS reference layers under DDR routing region (1) | 1 | |||
PS4 | Full VDDS_DDR power reference layers under the DDR routing region (1) | 1 | |||
PS5 | Number of reference plane cuts allowed within DDR routing region (2) | 0 | |||
PS6 | Number of layers between DDR routing layer and reference plane (3) | 0 | |||
PS7 | PCB routing feature size | 4 | Mils | ||
PS8 | PCB trace width, w | 4 | Mils | ||
PS9 | Single-ended impedance | 40 | Ω | ||
PS10 | Differential impedance | 80 | Ω | ||
PS11 | Impedance control (4) | Z-10% | Z | Z+10% | Ω |