SPRAD21F May 2022 – November 2024 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62P , AM62P-Q1
Pins or Pads on unused interfaces can typically be left unconnected, unless otherwise stated. Many of the IOs have a Pad Configuration Register that provides control over the input capabilities of the IO (RXENABLE field in each conf_<module>_<pin> register). For more details, refer to the Control Module chapter of the processor-specific TRM. Software can disable the IO receive buffers (that is, RXENABLE=0) that are not connected in the design as soon as possible during initialization. Software msut not accidentally enable the receiver of an IO (by setting the RXENABLE bit) when the associated pin is floating.
For more information on processor unused peripherals and IOs, see the [FAQ] AM625 / AM623 / AM62A / AM62P Design Recommendations / Commonly Observed Errors during Custom board hardware design – SOC Unused peripherals and IOs.
For more information on used pins, unused pins, and peripherals handling, see the [FAQ] AM62x, AM64x, AM243x, Custom board hardware design – How to handle Used / Unused Pins / Peripherals ? (e.g. GPIOs, SERDES, USB, CSI, MMC (eMMC, SD-card), CSI, OLDI, DSI, CAP_VDDSn, .....). The FAQ is generic and can also be used for AM62A7 / AM62A3 / AM62A7-Q1 / AM62A3-Q1 and AM62P / AM62P-Q1 processor families.