SPRAD66A
February 2023 – December 2023
AM62A3
,
AM62A3-Q1
,
AM62A7
,
AM62A7-Q1
,
AM62P
,
AM62P-Q1
1
AM62Ax/AM62Px LPDDR4 Board Design and Layout Guidelines
Trademarks
1
Overview
1.1
Board Designs Supported
1.2
General Board Layout Guidelines
1.3
PCB Stack-Up
1.4
Bypass Capacitors
1.4.1
Bulk Bypass Capacitors
1.4.2
High-Speed Bypass Capacitors
1.5
Velocity Compensation
2
LPDDR4 Board Design and Layout Guidance
2.1
LPDDR4 Introduction
2.2
LPDDR4 Device Implementations Supported
2.3
LPDDR4 Interface Schematics
2.4
Compatible JEDEC LPDDR4 Devices
2.5
Placement
2.6
LPDDR4 Keepout Region
2.7
Net Classes
2.8
LPDDR4 Signal Termination
2.9
LPDDR4 VREF Routing
2.10
LPDDR4 VTT
2.11
CK and ADDR_CTRL Topologies
2.12
Data Group Topologies
2.13
CK0 and ADDR_CTRL Routing Specification
2.14
Data Group Routing Specification
2.15
Channel, Byte, and Bit Swapping
2.16
Data Bus Inversion
3
LPDDR4 Board Design Simulations
3.1
Board Model Extraction
3.2
Board-Model Validation
3.3
S-Parameter Inspection
3.4
Time Domain Reflectometry (TDR) Analysis
3.5
System Level Simulation
3.5.1
Simulation Setup
3.5.2
Simulation Parameters
3.5.3
Simulation Targets
3.5.3.1
Eye Quality
3.5.3.2
Delay Report
3.5.3.3
Mask Report
3.6
Design Example
3.6.1
Stack-Up
3.6.2
Routing
3.6.3
Model Verification
3.6.4
Simulation Results
4
Appendix: SOC Package Delays
5
References
6
Revision History
2
LPDDR4 Board Design and Layout Guidance