SPRAD85A March 2023 – September 2024 AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1
The processor family supports up to two USB 2.0 Ports. These ports are configurable as host or device or Dual-Role Device (DRD). USBn_ID (identification) functionality is supported using any of the processor GPIO.
Follow the USB VBUS Design Guidelines section of the device-specific data sheet to scale the USB VBUS voltage (supply near the USB interface connector) before connecting to USBn_VBUS [n = 0..1] pins as applicable.
Connecting VBUS (VBUS supply input including Voltage Scaling Resistor Divider / Clamp) input is recommended to be connected when the USB interface is configured for device mode. Connection of VBUS (VBUS supply input including Voltage Scaling Resistor Divider / Clamp) is optional for processor USB host mode.
A power switch with OC (over current) output indication is recommended when the USB interface is configured as host for VBUS control. The USB DRVVBUS drives the power switch. It is recommended to connect the OC output to a processor GPIO (input), when the USB interface is configured as host.
For details related to USB connections and On-The-Go feature support, refer the device-specific TRM.
For more details, refer the High-speed Serial Interfaces section in the Peripherals chapter of the device-specific TRM.
When USB0 and USB1 are not used, refer the Pin Connectivity Requirements section of the device-specific data sheet for connecting the USB supply pins.
When USB0 or USB1 is not used, refer the Pin Connectivity Requirements section of the device-specific data sheet for connecting the interface signals and USB supply pins.
For more information on USB2.0 interface, see the [FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM620-Q1 Custom board hardware design – USB2.0 interface. This is a generic FAQ and can also be used for AM62A7 / AM62A3 family of processors.