SPRAD85A March 2023 – September 2024 AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1
The processor family supports one Camera Serial interface (CSI-2) Receiver with 4 Lane D-PHY. Support for 1,2,3 or 4 data lane mode. Refer Multimedia, Camera Serial interface (CSI-2) Receiver with Lane D-PHY section in the Features chapter of device-specific data sheet for supported data rate.
The DPHY-RX supports a single clock lane and all the data lanes are clocked at the same frequency. The frame rate is determined by start-of-frame, end-of-frame signaling and allows handling the input sources with different frame rates per channel.
Refer Pin Connectivity Requirements section of the device-specific data sheet for connecting interface pins and supply pins when CSIRX0 interface is not used.
For more details, refer the Camera Subsystem section in the Peripherals chapter of the device-specific TRM.
For more information on DPI, see the [FAQ] AM625 / AM623 / AM625SIP / AM625-Q1 / AM62A / AM62P Custom board hardware design – CSI-2 capabilities.