- The
interface is located on the MCU Island but is available for the full system to
access.
- DP, SGMII, USB3.0, and PCIE[3:0]
share a total of twelve SerDes lanes.
- Two simultaneous flash interfaces
configured as OSPI0 and OSPI1, or HyperBus™ and OSPI1.
This document covers the below
memories and subsystems on the TDA4VM:
- PSROM
- PSRAM
- MSMC RAM
- MSRAM
- Memories in Arm®
Cortex® A72
subsystem
- Memories in Arm Cortex R5F
subsystem
- Memories in TI’s C6x
Subsystem
- Memories in TI’s C7x
Subsystem
- DDR Subsystem