SPRADN4 December 2024 AM62P , AM62P-Q1
The baseline drive impedance and ODT settings for memory (LPDDR4) derived from the signal integrity (SI) simulations performed on the SK.
The recommendation is to perform simulation for the custom design as the configuration values can be different.
Refer to the FAQs below:
[FAQ] Using DDR IBIS Models for AM64x, AM62x, AM62Ax, AM62Px
To get an overview of the basic system-level board extraction, simulation, and analysis methodologies for high speed LPDDR4 interfaces, see the LPDDR4 Board Design Simulations chapter of the AM62Ax, AM62Px LPDDR4 Board Design and Layout Guidelines application note.
The drive strength is adjustable using the DDR Register Configuration Tool on SysConfig.
For more information, see the [FAQ] AM62A7 or AM62A3 Custom board hardware design – Processor DDR Subsystem and Device Register configuration. The FAQ is generic and can also be used for AM62P / AM62P-Q1 processor family.
Refer [FAQ] AM62A3-Q1: AM62A3-Q1 PDN Power SI SIMULATION Questions. The FAQ is generic and can also be used for AM62P and AM62P-Q1 processor family.