General
Review and verify the following for
the custom schematic design:
- Above section including
relevant application notes and FAQ links
- Pin connectivity
requirements, pin attributes and signal description
- Electrical characteristics,
timing parameters and any additional available information
- Connection of recommended IO
calibration resistor
- Connection of the CSI0 interface signals with
attached devices including the polarity
- Marking of differential
signals and the differential impedance
Schematic Review
Follow the below list for the custom
schematic design:
- Connection of the CSI0 interface signals to the
attached device
- Ferrite and capacitors used for CSI0 analog and
core supply, when CSI0 interface is used
- Connection of CSI0 analog and core supply with
optional ferrite and bulk caps and IO calibration
resistor, when CSI0 interface not used. But,
boundary scan functionality is required
- Pin connectivity requirement
when boundary scan is not used
- Supply rails connected follow
the ROC
Additional
- Need for external ESD protection
based on the use case
- Verify fail-safe operation when
connected to external signals. Applying an external input before supply ramps
can cause voltage feed and affect the processor performance