SPRSP14E may 2019 – june 2023 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
PRODUCTION DATA
For applications that do not need to use all functions of the device, Table 6-12 lists acceptable conditioning for any unused pins. When multiple options are listed in Table 6-12, any are acceptable. Pins not listed in Table 6-12 must be connected according to the Pin Attributes table.
SIGNAL NAME | ACCEPTABLE PRACTICE |
---|---|
Analog | |
VREFHIx | Tie to VDDA |
VREFLOx | Tie to VSSA |
ADCINx (except DAC pins) |
|
ADCINx (DAC pins) |
|
Digital | |
GPIOx |
|
X1 | Tie to VSS |
X2 | No Connect |
TCK |
|
TDI |
|
TDO | No Connect |
TMS | No Connect |
TRSTn | Pulldown resistor (2.2 kΩ or smaller) |
ERRORSTS | No Connect |
FLT1 | No Connect |
FLT2 | No Connect |
Power and Ground | |
VDD | All VDD pins must be connected per the Pin Attributes table. |
VDDA | If a dedicated analog supply is not used, tie to VDDIO. |
VDDIO | All VDDIO pins must be connected per the Pin Attributes table. |
VDD3VFL | Must be tied to VDDIO |
VDDOSC | Must be tied to VDDIO |
VSS | All VSS pins must be connected to board ground. |
VSSA | If a dedicated analog ground is not used, tie to VSS. |
VSSOSC | If an external crystal is not used, this pin may be connected to the board ground. |