SPRSP14E may 2019 – june 2023 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
PRODUCTION DATA
Section 7.13.7.1.1.1 lists the SPI master mode timing requirements. Section 7.13.7.1.1.2 lists the SPI master mode switching characteristics (clock phase = 0). Section 7.13.7.1.1.3 lists the SPI master mode switching characteristics (clock phase = 1). Figure 7-85 shows the SPI master mode external timing where the clock phase = 0. Figure 7-86 shows the SPI master mode external timing where the clock phase = 1.