SPRSP14E may 2019 – june 2023 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
PRODUCTION DATA
MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|
f(SYSCLK) | Frequency, device (system) clock | 2 | 200 | MHz | |
tc(SYSCLK) | Period, device (system) clock | 5 | 500 | ns | |
f(CMCLK) | Frequency, Connectivity Manager (CM) clock | 2 | 125 | MHz | |
tc(CMCLK) | Period, Connectivity Manager (CM) clock | 8 | 500 | ns | |
f(INTCLK) | Frequency, system PLL going into VCO (after REFDIV)(1) | 2 | 25 | MHz | |
f(VCOCLK) | Frequency, system PLL VCO (before ODIV) | 220 | 600 | MHz | |
f(PLLRAWCLK) | Frequency, system PLL output (before SYSCLK divider) | 6 | 400 | MHz | |
f(AUXINTCLK) | Frequency, auxiliary PLL going into VCO (after REFDIV) | 2 | 25 | MHz | |
f(AUXVCOCLK) | Frequency, auxiliary PLL VCO (before ODIV) | 220 | 600 | MHz | |
f(AUXPLLRAWCLK) | Frequency, auxiliary PLL output (before AUXCLK divider) | 6 | 400 | MHz | |
f(PLL) | Frequency, PLLSYSCLK | 2 | 200 | MHz | |
f(PLL_LIMP) | Frequency, PLL Limp Frequency (2) | 45/(ODIV+1) | MHz | ||
f(AUXPLL) | Frequency, AUXPLLCLK | 2 | 150 | MHz | |
f(AUXPLL_LIMP) | Frequency, AUXPLL Limp Frequency (3) | 45/(ODIV+1) | MHz | ||
f(LSP) | Frequency, LSPCLK | 2 | 200 | MHz | |
tc(LSPCLK) | Period, LSPCLK | 5 | 500 | ns | |
f(OSCCLK) | Frequency, OSCCLK (INTOSC1 or INTOSC2 or XTAL or X1) | See respective clock | MHz | ||
f(AUXOSCCLK) | Frequency, auxiliary OSCCLK (INTOSC1 or INTOSC2 or XTAL or X1 or AUXCLKIN) | See respective clock | MHz | ||
f(EPWM) | Frequency, EPWMCLK | 200 | MHz | ||
f(HRPWM) | Frequency, HRPWMCLK | 60 | 200 | MHz | |
f(CLBTILECLK) | Frequency, CLB tiles clock | 100 | 150 | MHz | |
f(CLBREGCLK) | Frequency, CLK registers clock | 150 | 200 | MHz |