SPRSP61C October 2021 – December 2023 TMS320F280033 , TMS320F280034 , TMS320F280034-Q1 , TMS320F280036-Q1 , TMS320F280036C-Q1 , TMS320F280037 , TMS320F280037-Q1 , TMS320F280037C , TMS320F280037C-Q1 , TMS320F280038-Q1 , TMS320F280038C-Q1 , TMS320F280039 , TMS320F280039-Q1 , TMS320F280039C , TMS320F280039C-Q1
PRODMIX
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
OPERATING MODE | ||||||
IDDIO | VDDIO current consumption during operational usage | This is an estimation of current for a typical heavily loaded application. Actual currents will vary depending on system activity, I/O electrical loading and switching frequency. This includes Core supply current with Internal Vreg Enabled. - CPU is running from RAM - Flash is powered up - X1/X2 crystal is powered up - PLL is enabled, SYSCLK=Max Device frequency - Analog modules are powered up - Outputs are static without DC Load - Inputs are static high or low |
80 | 108 | mA | |
IDDA | VDDA current consumption during operational usage | 8 | 17.5 | mA | ||
IDLE MODE | ||||||
IDDIO | VDDIO current consumption while device is in Idle mode | - CPU is in IDLE mode - Flash is powered down - PLL is Enabled, SYSCLK=Max Device Frequency, CPUCLK is gated - X1/X2 crystal is powered up - Analog Modules are powered down - Outputs are static without DC Load - Inputs are static high or low |
30 | 58 | mA | |
IDDA | VDDA current consumption while device is in Idle mode | 0.01 | 0.1 | mA | ||
STANDBY MODE | ||||||
IDDIO | VDDIO current consumption while device is in Standby mode | - CPU is in STANDBY mode - Flash is powered down - PLL is Enabled, SYSCLK & CPUCLK are gated - X1/X2 crystal is powered down - Analog Modules are powered down - Outputs are static without DC Load - Inputs are static high or low |
16.5 | 41 | mA | |
IDDA | VDDA current consumption while device is in Standby mode | 0.01 | 0.1 | mA | ||
HALT MODE | ||||||
IDDIO | VDDIO current consumption while device is in Halt mode | - CPU is in HALT mode - Flash is powered down - PLL is Disabled, SYSCLK & CPUCLK are gated - X1/X2 crystal is powered down - Analog Modules are powered down - Outputs are static without DC Load - Inputs are static high or low |
12.5 | 36 | mA | |
IDDA | VDDA current consumption while device is in Halt mode | 0.01 | 0.1 | mA | ||
FLASH ERASE/PROGRAM | ||||||
IDDIO | VDDIO current consumption during Erase/Program cycle(1) | - CPU is running from RAM - Flash going through continuous Program/Erase operation - PLL is enabled, SYSCLK at 120 MHz. - Peripheral clocks are turned OFF. - X1/X2 crystal is powered up - Analog is powered down - Outputs are static without DC Load - Inputs are static high or low |
72 | 106 | mA | |
IDDA | VDDA current consumption during Erase/Program cycle | 0.1 | 2.5 | mA | ||
RESET MODE | ||||||
IDDIO | VDDIO current consumption while reset is active(2) | 5.8 | mA | |||
IDDA | VDDA current consumption while reset is active(2) | 0.1 | mA |