Table 6-113 PRU_ICSSG PRU Timing Requirements – Sigma Delta Mode see Figure 6-92 and
Figure 6-93
NO. |
PARAMETER |
DESCRIPTION |
MIN |
MAX |
UNIT |
PRSD1 |
tc(SD_CLK) |
Cycle time, SDx_CLK |
40 |
|
ns |
PRSD2L |
tw(SD_CLKL) |
Pulse duration, SDx_CLK low |
20 |
|
ns |
PRSD2H |
tw(SD_CLKH) |
Pulse duration, SDx_CLK high |
20 |
|
ns |
PRSD3 |
tsu(SD_D-SD_CLK) |
Setup time, SDx_D valid before SDx_CLK
active edge |
10 |
|
ns |
PRSD4 |
th(SD_CLK-SD_D) |
Hold time, SDx_D valid before SDx_CLK
active edge |
5 |
|
ns |
Table 6-114 PRU_ICSSG PRU Timing
Requirements – Peripheral Interface Mode see Figure 6-94
NO. |
PARAMETER |
DESCRIPTION |
MIN |
MAX |
UNIT |
PRPIF1 |
tw(PIF_DATA_INH) |
Pulse duration, PIF_DATA_IN
high |
2 + 0.475*(4*P)(1) |
|
ns |
PRPIF2 |
tw(PIF_DATA_INL) |
Pulse duration, PIF_DATA_IN
low |
2 + 0.475*(4*P)(1) |
|
ns |
(1) P
= 1x (or TX) clock period in ns, defined by PRUn_ED_TX_DIV_FACTOR and
PRUn_ED_TX_DIV_FACTOR_FRAC in the ICSSG_PRUn_ED_TX_CFG_REG register. PRUn
represents the respective PRU0 or PRU1 instance.
Table 6-115 PRU_ICSSG PRU Switching Characteristics – Peripheral Interface Mode see Figure 6-95
NO. |
PARAMETER |
DESCRIPTION |
MIN |
MAX |
UNIT |
PRPIF3 |
tc(PIF_CLK) |
Cycle time, PIF_CLK |
30 |
|
ns |
PRPIF4 |
tw(PIF_CLKH) |
Pulse duration, PIF_CLK
high |
0.475*P(1) |
|
ns |
PRPIF5 |
tw(PIF_CLKL) |
Pulse duration, PIF_CLK
low |
0.475*P(1) |
|
ns |
PRPIF6 |
td(PIF_CLK-PIF_DATA_OUT) |
Delay time, PIF_CLK fall to
PIF_DATA_OUT |
-5 |
5 |
ns |
PRPIF7 |
td(PIF_CLK-PIF_DATA_EN) |
Delay time, PIF_CLK fall to
PIF_DATA_EN |
-5 |
5 |
ns |
(1) P = 1x (or TX) clock period in ns, defined by PRUn_ED_TX_DIV_FACTOR and
PRUn_ED_TX_DIV_FACTOR_FRAC in the ICSSG_PRUn_ED_TX_CFG_REG register. PRUn
represents the respective PRU0 or PRU1 instance.