SPRSP85A
April 2024 – September 2024
TMS320F28P550SJ
,
TMS320F28P559SJ-Q1
PRODMIX
1
1
Features
2
Applications
3
Description
3.1
Functional Block Diagram
4
Device Comparison
4.1
Related Products
5
Pin Configuration and Functions
5.1
Pin Diagrams
5.2
Pin Attributes
5.3
Signal Descriptions
5.3.1
Analog Signals
5.3.2
Digital Signals
5.3.3
Power and Ground
5.3.4
Test, JTAG, and Reset
5.4
Pin Multiplexing
5.4.1
GPIO Muxed Pins
5.4.2
Digital Inputs on ADC Pins (AIOs)
5.4.3
Digital Inputs and Outputs on ADC Pins (AGPIOs)
5.4.4
GPIO Input X-BAR
5.4.5
GPIO Output X-BAR, CLB X-BAR, CLB Output X-BAR, and ePWM X-BAR
5.5
Pins With Internal Pullup and Pulldown
5.6
Connections for Unused Pins
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings – Commercial
6.3
ESD Ratings – Automotive
6.4
Recommended Operating Conditions
6.5
Power Consumption Summary
6.5.1
System Current Consumption - VREG Enable - Internal Supply
6.5.2
System Current Consumption - VREG Disable - External Supply
6.5.3
Operating Mode Test Description
6.5.4
Reducing Current Consumption
6.5.4.1
Typical Current Reduction per Disabled Peripheral
6.6
Electrical Characteristics
6.7
Special Considerations for 5V Fail-Safe Pins
6.8
Thermal Resistance Characteristics for PDT Package
6.9
Thermal Resistance Characteristics for PZ Package
6.10
Thermal Resistance Characteristics for PNA Package
6.11
Thermal Resistance Characteristics for PM Package
6.12
Thermal Resistance Characteristics for RSH Package
6.13
Thermal Design Considerations
6.14
System
6.14.1
Power Management Module (PMM)
6.14.1.1
Introduction
6.14.1.2
Overview
6.14.1.2.1
Power Rail Monitors
6.14.1.2.1.1
I/O POR (Power-On Reset) Monitor
6.14.1.2.1.2
I/O BOR (Brown-Out Reset) Monitor
6.14.1.2.1.3
VDD POR (Power-On Reset) Monitor
6.14.1.2.2
External Supervisor Usage
6.14.1.2.3
Delay Blocks
6.14.1.2.4
Internal 1.2-V LDO Voltage Regulator (VREG)
6.14.1.2.5
VREGENZ
6.14.1.3
External Components
6.14.1.3.1
Decoupling Capacitors
6.14.1.3.1.1
VDDIO Decoupling
6.14.1.3.1.2
VDD Decoupling
6.14.1.4
Power Sequencing
6.14.1.4.1
Supply Pins Ganging
6.14.1.4.2
Signal Pins Power Sequence
6.14.1.4.3
Supply Pins Power Sequence
6.14.1.4.3.1
External VREG/VDD Mode Sequence
6.14.1.4.3.2
Internal VREG/VDD Mode Sequence
6.14.1.4.3.3
Supply Sequencing Summary and Effects of Violations
6.14.1.4.3.4
Supply Slew Rate
6.14.1.5
Power Management Module Electrical Data and Timing
6.14.1.5.1
Power Management Module Operating Conditions
6.14.1.5.2
Power Management Module Characteristics
6.14.2
Reset Timing
6.14.2.1
Reset Sources
6.14.2.2
Reset Electrical Data and Timing
6.14.2.2.1
Reset - XRSn - Timing Requirements
6.14.2.2.2
Reset - XRSn - Switching Characteristics
6.14.2.2.3
Reset Timing Diagrams
6.14.3
Clock Specifications
6.14.3.1
Clock Sources
6.14.3.2
Clock Frequencies, Requirements, and Characteristics
6.14.3.2.1
Input Clock Frequency and Timing Requirements, PLL Lock Times
6.14.3.2.1.1
Input Clock Frequency
6.14.3.2.1.2
XTAL Oscillator Characteristics
6.14.3.2.1.3
X1 Input Level Characteristics When Using an External Clock Source - Not a Crystal
6.14.3.2.1.4
X1 Timing Requirements
6.14.3.2.1.5
AUXCLKIN Timing Requirements
6.14.3.2.1.6
APLL Characteristics
6.14.3.2.1.7
XCLKOUT Switching Characteristics - PLL Bypassed or Enabled
6.14.3.2.1.8
Internal Clock Frequencies
6.14.3.3
Input Clocks and PLLs
6.14.3.4
XTAL Oscillator
6.14.3.4.1
Introduction
6.14.3.4.2
Overview
6.14.3.4.2.1
Electrical Oscillator
6.14.3.4.2.1.1
Modes of Operation
6.14.3.4.2.1.1.1
Crystal Mode of Operation
6.14.3.4.2.1.1.2
Single-Ended Mode of Operation
6.14.3.4.2.1.2
XTAL Output on XCLKOUT
6.14.3.4.2.2
Quartz Crystal
6.14.3.4.2.3
GPIO Modes of Operation
6.14.3.4.3
Functional Operation
6.14.3.4.3.1
ESR – Effective Series Resistance
6.14.3.4.3.2
Rneg – Negative Resistance
6.14.3.4.3.3
Start-up Time
6.14.3.4.3.3.1
X1/X2 Precondition
6.14.3.4.3.4
DL – Drive Level
6.14.3.4.4
How to Choose a Crystal
6.14.3.4.5
Testing
6.14.3.4.6
Common Problems and Debug Tips
6.14.3.4.7
Crystal Oscillator Specifications
6.14.3.4.7.1
Crystal Oscillator Electrical Characteristics
6.14.3.4.7.2
Crystal Equivalent Series Resistance (ESR) Requirements
6.14.3.4.7.3
Crystal Oscillator Parameters
6.14.3.5
Internal Oscillators
6.14.3.5.1
INTOSC Characteristics
6.14.4
Flash Parameters
6.14.4.1
Flash Parameters
6.14.5
RAM Specifications
6.14.6
ROM Specifications
6.14.7
Emulation/JTAG
6.14.7.1
JTAG Electrical Data and Timing
6.14.7.1.1
JTAG Timing Requirements
6.14.7.1.2
JTAG Switching Characteristics
6.14.7.1.3
JTAG Timing Diagram
6.14.7.2
cJTAG Electrical Data and Timing
6.14.7.2.1
cJTAG Timing Requirements
6.14.7.2.2
cJTAG Switching Characteristics
6.14.7.2.3
cJTAG Timing Diagram
6.14.8
GPIO Electrical Data and Timing
6.14.8.1
GPIO – Output Timing
6.14.8.1.1
General-Purpose Output Switching Characteristics
6.14.8.1.2
General-Purpose Output Timing Diagram
6.14.8.2
GPIO – Input Timing
6.14.8.2.1
General-Purpose Input Timing Requirements
6.14.8.2.2
Sampling Mode
6.14.8.3
Sampling Window Width for Input Signals
6.14.9
Interrupts
6.14.9.1
External Interrupt (XINT) Electrical Data and Timing
6.14.9.1.1
External Interrupt Timing Requirements
6.14.9.1.2
External Interrupt Switching Characteristics
6.14.9.1.3
External Interrupt Timing
6.14.10
Low-Power Modes
6.14.10.1
Clock-Gating Low-Power Modes
6.14.10.2
Low-Power Mode Wake-up Timing
6.14.10.2.1
IDLE Mode Timing Requirements
6.14.10.2.2
IDLE Mode Switching Characteristics
6.14.10.2.3
IDLE Entry and Exit Timing Diagram
6.14.10.2.4
STANDBY Mode Timing Requirements
6.14.10.2.5
STANDBY Mode Switching Characteristics
6.14.10.2.6
STANDBY Entry and Exit Timing Diagram
6.14.10.2.7
HALT Mode Timing Requirements
6.14.10.2.8
HALT Mode Switching Characteristics
6.14.10.2.9
HALT Entry and Exit Timing Diagram
6.15
Analog Peripherals
6.15.1
Block Diagram
6.15.2
Analog Pins and Internal Connections
6.15.3
Analog Signal Descriptions
6.15.4
Analog-to-Digital Converter (ADC)
6.15.4.1
ADC Configurability
6.15.4.1.1
Signal Mode
6.15.4.2
ADC Electrical Data and Timing
6.15.4.2.1
ADC Operating Conditions
6.15.4.2.2
ADC Characteristics
6.15.4.2.3
ADC INL and DNL
6.15.4.2.4
ADC Performance Per Pin
6.15.4.2.5
ADC Input Model
6.15.4.2.6
ADC Timing Diagrams
6.15.5
Temperature Sensor
6.15.5.1
Temperature Sensor Electrical Data and Timing
6.15.5.1.1
Temperature Sensor Characteristics
6.15.6
Comparator Subsystem (CMPSS)
6.15.6.1
CMPx_DACL
6.15.6.2
CMPSS Connectivity Diagram
6.15.6.3
Block Diagram
6.15.6.4
CMPSS Electrical Data and Timing
6.15.6.4.1
CMPSS Comparator Electrical Characteristics
CMPSS Comparator Input Referred Offset and Hysteresis
6.15.6.4.2
CMPSS DAC Static Electrical Characteristics
6.15.6.4.3
CMPSS Illustrative Graphs
6.15.6.4.4
Buffered Output from CMPx_DACL Operating Conditions
6.15.6.4.5
Buffered Output from CMPx_DACL Electrical Characteristics
6.15.7
Buffered Digital-to-Analog Converter (DAC)
6.15.7.1
Buffered DAC Electrical Data and Timing
6.15.7.1.1
Buffered DAC Operating Conditions
6.15.7.1.2
Buffered DAC Electrical Characteristics
6.15.8
Programmable Gain Amplifier (PGA)
6.15.8.1
PGA Electrical Data and Timing
6.15.8.1.1
PGA Operating Conditions
6.15.8.1.2
PGA Characteristics
6.16
Control Peripherals
6.16.1
Enhanced Pulse Width Modulator (ePWM)
6.16.1.1
Control Peripherals Synchronization
6.16.1.2
ePWM Electrical Data and Timing
6.16.1.2.1
ePWM Timing Requirements
6.16.1.2.2
ePWM Switching Characteristics
6.16.1.2.3
Trip-Zone Input Timing
6.16.1.2.3.1
Trip-Zone Input Timing Requirements
6.16.1.2.3.2
PWM Hi-Z Characteristics Timing Diagram
6.16.2
High-Resolution Pulse Width Modulator (HRPWM)
6.16.2.1
HRPWM Electrical Data and Timing
6.16.2.1.1
High-Resolution PWM Characteristics
6.16.3
External ADC Start-of-Conversion Electrical Data and Timing
6.16.3.1
External ADC Start-of-Conversion Switching Characteristics
6.16.3.2
ADCSOCAO or ADCSOCBO Timing Diagram
6.16.4
Enhanced Capture (eCAP)
6.16.4.1
eCAP Block Diagram
6.16.4.2
eCAP Synchronization
6.16.4.3
eCAP Electrical Data and Timing
6.16.4.3.1
eCAP Timing Requirements
6.16.4.3.2
eCAP Switching Characteristics
6.16.5
Enhanced Quadrature Encoder Pulse (eQEP)
6.16.5.1
eQEP Electrical Data and Timing
6.16.5.1.1
eQEP Timing Requirements
6.16.5.1.2
eQEP Switching Characteristics
6.17
Communications Peripherals
6.17.1
Modular Controller Area Network (MCAN)
6.17.2
Inter-Integrated Circuit (I2C)
6.17.2.1
I2C Electrical Data and Timing
6.17.2.1.1
I2C Timing Requirements
6.17.2.1.2
I2C Switching Characteristics
6.17.2.1.3
I2C Timing Diagram
6.17.3
Power Management Bus (PMBus) Interface
6.17.3.1
PMBus Electrical Data and Timing
6.17.3.1.1
PMBus Electrical Characteristics
6.17.3.1.2
PMBus Fast Plus Mode Switching Characteristics
6.17.3.1.3
PMBus Fast Mode Switching Characteristics
6.17.3.1.4
PMBus Standard Mode Switching Characteristics
6.17.4
Serial Communications Interface (SCI)
6.17.5
Serial Peripheral Interface (SPI)
6.17.5.1
SPI Controller Mode Timings
6.17.5.1.1
SPI Controller Mode Timing Requirements
6.17.5.1.2
SPI Controller Mode Switching Characteristics - Clock Phase 0
6.17.5.1.3
SPI Controller Mode Switching Characteristics - Clock Phase 1
6.17.5.1.4
SPI Controller Mode Timing Diagrams
6.17.5.2
SPI Peripheral Mode Timings
6.17.5.2.1
SPI Peripheral Mode Timing Requirements
6.17.5.2.2
SPI Peripheral Mode Switching Characteristics
6.17.5.2.3
SPI Peripheral Mode Timing Diagrams
6.17.6
Local Interconnect Network (LIN)
6.17.7
Fast Serial Interface (FSI)
6.17.7.1
FSI Transmitter
6.17.7.1.1
FSITX Electrical Data and Timing
6.17.7.1.1.1
FSITX Switching Characteristics
6.17.7.1.1.2
FSITX Timings
6.17.7.2
FSI Receiver
6.17.7.2.1
FSIRX Electrical Data and Timing
6.17.7.2.1.1
FSIRX Timing Requirements
6.17.7.2.1.2
FSIRX Switching Characteristics
6.17.7.2.1.3
FSIRX Timings
6.17.7.3
FSI SPI Compatibility Mode
6.17.7.3.1
FSITX SPI Signaling Mode Electrical Data and Timing
6.17.7.3.1.1
FSITX SPI Signaling Mode Switching Characteristics
6.17.7.3.1.2
FSITX SPI Signaling Mode Timings
6.17.8
Universal Serial Bus (USB)
6.17.8.1
USB Electrical Data and Timing
6.17.8.1.1
USB Input Ports DP and DM Timing Requirements
6.17.8.1.2
USB Output Ports DP and DM Switching Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Memory
7.3.1
Memory Map
7.3.1.1
Dedicated RAM (Mx RAM)
7.3.1.2
Local Shared RAM (LSx RAM)
7.3.1.3
Global Shared RAM (GSx RAM)
7.3.1.4
Message RAM
7.3.2
Control Law Accelerator (CLA) Memory Map
7.3.3
Flash Memory Map
7.3.3.1
Addresses of Flash Sectors
7.3.4
Peripheral Registers Memory Map
7.4
Identification
7.5
Bus Architecture – Peripheral Connectivity
7.6
C28x Processor
7.6.1
Floating-Point Unit (FPU)
7.6.2
Trigonometric Math Unit (TMU)
7.6.3
VCRC Unit
7.7
Control Law Accelerator (CLA)
7.8
Embedded Real-Time Analysis and Diagnostic (ERAD)
7.9
Direct Memory Access (DMA)
7.10
Device Boot Modes
7.10.1
Device Boot Configurations
7.10.1.1
Configuring Boot Mode Pins
7.10.1.2
Configuring Boot Mode Table Options
7.10.2
GPIO Assignments
7.11
Security
7.11.1
Securing the Boundary of the Chip
7.11.1.1
JTAGLOCK
7.11.1.2
Zero-pin Boot
7.11.2
Dual-Zone Security
7.11.3
Disclaimer
7.12
Watchdog
7.13
C28x Timers
7.14
Dual-Clock Comparator (DCC)
7.14.1
Features
7.14.2
Mapping of DCCx Clock Source Inputs
7.15
Configurable Logic Block (CLB)
8
Reference Design
9
Device and Documentation Support
9.1
Device Nomenclature
9.2
Markings
9.3
Tools and Software
9.4
Documentation Support
9.5
Support Resources
9.6
Trademarks
9.7
Electrostatic Discharge Caution
9.8
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
11.1
Package Option Addendum
TAPE AND REEL INFORMATION
TRAY
6.14.3.4.3
Functional Operation