SPRSP85A April 2024 – September 2024 TMS320F28P550SJ , TMS320F28P559SJ-Q1
PRODMIX
IDLE and HALT modes on this device are similar to those on other C28x devices. Table 6-10 describes the effect on the system when any of the clock-gating low-power modes are entered.
MODULES/ CLOCK DOMAIN | IDLE | STANDBY | HALT |
---|---|---|---|
SYSCLK | Active | Gated | Gated |
CPUCLK | Gated | Gated | Gated |
Clock to modules connected to PERx.SYSCLK | Active | Gated | Gated |
WDCLK | Active | Active | Gated if CLKSRCCTL1.WDHALTI = 0 |
PLL | Powered | Powered | Software must power down PLL before entering HALT. |
INTOSC1 | Powered | Powered | Powered down if CLKSRCCTL1.WDHALTI = 0 |
INTOSC2 | Powered | Powered | Powered down if CLKSRCCTL1.WDHALTI = 0 |
Flash(1) | Powered | Powered | Powered |
XTAL(2) | Powered | Powered | Powered |