SPRSP96A March 2024 – September 2024 TDA4AEN-Q1 , TDA4VEN-Q1
PRODUCTION DATA
Table 6-50, Table 6-29, Table 6-30, and Figure 6-27 present timing conditions, timing requirements, and switching characteristics for CPSW3G MDIO.
PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|
INPUT CONDITIONS | ||||
SRI | Input slew rate | 0.9 | 3.6 | V/ns |
OUTPUT CONDITIONS | ||||
CL | Output load capacitance | 10 | 470 | pF |
PCB CONNECTIVITY REQUIREMENTS | ||||
td(Trace Delay) | Propagation delay of each trace | 0 | 5 | ns |
td(Trace Mismatch Delay) | Propagation delay mismatch across all traces | 1 | ns |
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
MDIO1 | tsu(MDIO_MDC) | Setup time, MDIO[x]_MDIO valid before MDIO[x]_MDC high | 45 | ns | |
MDIO2 | th(MDC_MDIO) | Hold time, MDIO[x]_MDIO valid after MDIO[x]_MDC high | 0 | ns |
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
MDIO3 | tc(MDC) | Cycle time, MDIO[x]_MDC | 400 | ns | |
MDIO4 | tw(MDCH) | Pulse Duration, MDIO[x]_MDC high | 160 | ns | |
MDIO5 | tw(MDCL) | Pulse Duration, MDIO[x]_MDC low | 160 | ns | |
MDIO7 | td(MDC_MDIO) | Delay time, MDIO[x]_MDC low to MDIO[x]_MDIO valid | -10 | 10 | ns |