SPRSP96A March 2024 – September 2024 TDA4AEN-Q1 , TDA4VEN-Q1
PRODUCTION DATA
For more details about features and additional description information on the device General-Purpose Memory Controller, see the corresponding subsections within Signal Descriptions and Detailed Description sections.
Table 6-64 presents timing conditions for GPMC.
PARAMETER | MIN | MAX | UNIT | |||
---|---|---|---|---|---|---|
INPUT CONDITIONS | ||||||
SRI | Input slew rate | 1.65 | 4 | V/ns | ||
OUTPUT CONDITIONS | ||||||
CL | Output load capacitance | 2 | 20 | pF | ||
PCB CONNECTIVITY REQUIREMENTS | ||||||
td(Trace Delay) | Propagation delay of each trace | 133MHz Synchronous Mode | 140 | 360 | ps | |
All other modes | 140 | 720 | ps | |||
td(Trace Mismatch Delay) | Propagation delay mismatch across all traces | 200 | ps |
For more information, see General-Purpose Memory Controller (GPMC) section in Peripherals chapter in the device TRM.