SPRUHM8K December 2013 – May 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
The uPP module provides interfacing logic to external streaming data, both inbound and outbound flow of data are supported. The interface protocol is a simple streaming interface and is built on top of the existing high-speed data converters, and captures most of the high-speed data converters protocol.
The input receive mode and output transmit mode protocol are symmetrical, and source synchronous, that is, clock is supplied by the transmitter and the same clock is used to receive the data.
Table 24-1 describes the functionality of all the input/output (IO) signals of uPP module.
Signal | Description |
---|---|
CLK |
|
START |
|
ENABLE |
|
WAIT |
Note: The WAIT needs to be asserted
for one full cycle of IO clock by external device.
|
DATA[7:0] |
|