SPRUHM8K December 2013 – May 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
The input control unit receives sigma delta modulated data and a sigma delta modulated clock. The modulated data received is captured and passed on to the data filter unit and comparator unit. This unit can be configured to receive the modulated data in four different modes. Table 14-1 and Figure 14-4 show how SDCTLPARMx.MOD bits can be configured in these four different modes.
Modulator Mode [MOD] | Description |
---|---|
0 | The modulator clock is running with the modulator data rate. The modulator data is strobed at every rising edge of the modulator clock. |
1 | The modulator clock is running with half of the modulator data rate. The modulator data is strobed at every edge of the modulator clock. |
2 | The modulator clock is off and the modulator data is Manchester-encoded. |
3 | The modulator clock is running with double the modulator data rate. The modulator data is strobed at every other positive modulator clock edge. |
When MOD=2, data and modulated clock signals are encoded into modulated data as shown in Mode 2 of Figure 14-4. In this mode, the clock input SD-Cx pin can be left floating. The input control unit performs continuous automatic calibration to achieve optimum decoding performance.