SPRUHM8K December 2013 – May 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
The sample rate generator can produce a clock signal (CLKG) for use by the receiver, the transmitter, or both, but CLKG is derived from an input clock. Table 21-45 shows the four possible sources of the input clock. For more details on generating CLKG, see Section 21.4.1.1.
Register | Bit | Name | Function | Type | Reset Value | |
---|---|---|---|---|---|---|
PCR | 7 | SCLKME | Sample rate generator clock mode | R/W | 0 | |
SRGR2 | 13 | CLKSM | R/W | 1 | ||
SCLKME = 0 | Reserved | |||||
CLKSM = 0 | ||||||
SCLKME = 0 | Sample rate generator clock derived from LSPCLK (default) | |||||
CLKSM = 1 | ||||||
SCLKME = 1 | Sample rate generator clock derived from MCLKR pin | |||||
CLKSM = 0 | ||||||
SCLKME = 1 | Sample rate generator clock derived from MCLKX pin | |||||
CLKSM = 1 |